# 5510 WINCHESTER CONTROLLER Scientific Micro Systems, Inc. OMTI 5510 WINCHESTER CONTROLLER SCIENTIFIC MICRO SYSTEMS, INC. 339 North Bernardo Avenue P.O. Box 7777 Mountain View CALIFORNIA 94039 TEL: 415-964-5700 TWX: 910-3379-6577 Copyright 1985 SCIENTIFIC MICRO SYSTEMS, INC. All Rights Reserved PRINTED IN THE UNITED STATES OF AMERICA The information in this publication is subject to change without notice. No parts of this publication may be reproduced, stored in a retrieval system, or transmitted, in any form or by any means, electronic, mechanical, photocopying, recording, or otherwise, without the prior written permission of Scientific Micro Systems, Inc. IBM PC/XT are trademarks of International Business Machines. DOCUMENT NUMBER: 3001207 REVISION: C DATE OF THIS REVISION: 7 JUNE, 1985 # TABLE OF CONTENTS | | I | Page | |----------------------------------|-------------------------------------------------------------------------|---------------------------------| | SECTION 1: | INTRODUCTION | 1-1 | | 1.1<br>1.2<br>1.3<br>1.4<br>1.5 | Purpose General Functional Organization Buffering Scheme Specifications | 1-1<br>1-1<br>1-1<br>1-4<br>1-5 | | SECTION 2: | STANDARD FEATURES | 2-1 | | 2.1.<br>2.2<br>2.3<br>2.4<br>2.5 | General | | | SECTION 3: | INSTALLATION | 3-1 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.5 | System Installation Procedure | 3-1<br>3-1<br>3-1<br>3-5<br>3-7 | | SECTION 4: | TRACK AND SECTOR FORMAT | 4-1 | | 4.1<br>4.2 | Soft Sectored Track Format | 4-1<br>4-3 | | SECTION 5: | SYSTEM INTERFACE | 5-1 | | 5.1<br>5.2<br>5.3 | General Direct Control Operations BIOS Operations | 5-1<br>5-1<br>5-5 | | SECTION 6: | Direct Control Programming Considerations | 6-1 | | 6.1<br>6.2<br>6.3 | Command Descriptor Block | 6-2 | | SECTION 7: | DISK COMMAND SET | 7-1 | | 7.1<br>7.2<br>7.3<br>7.4 | Request Sense | 7-1<br>7-1<br>7-2<br>7-2 | # TABLE OF CONTENTS (Continued) | 7.6 Format Track | 7-3 | |-------------------------------------------------|-------| | 7.7 Format Bad Track | | | 7.8 Read | | | 7.9 Write | | | 7.10 Seek | | | 7.11 Initialize Drive Characteristics | | | 7.12 Read ECC Burst Error Length | | | 7.13 Read Data From Sector Buffer | 7-6 | | 7.14 Write Data To Sector Buffer | | | | | | 7.15 Assign Alternate Track | | | 7.16 Change Cartridge | | | 7.17 Copy | 7-0 | | 7.18 Ram Diagnostic | 7-8 | | 7.19 Read ID | 7-9 | | 7.20 Drive Diagnostic | 7-9 | | 7.21 Controller Internal Diagnostics | 7-9 | | 7.22 Read Long | 7-10 | | 7.23 Write Long | 7-10 | | ADDRIVEY A DIOC M 11 | 41 47 | | APPENDIX A BIOS Tables | A1-A4 | | APPENDIX B Error Codes and Descriptions | B1-B6 | | ATTEMBER B BITOT COUCH and Descriptions Courter | | | LIST OF FIGURES | | | | | | Figure | Page | | 1.1 Functional Organization (Block Diagram) | 1-3 | | 3.1 Model 5510 System Configuration | | | 3.2 Model 5510 Board Layout | | #### SECTION 1 ### INTRODUCTION ### 1.1 PURPOSE This manual provides the information needed to install, configure, program, operate, and maintain the OMTI 5510 Data Controller. The manual is a reference source for OEM engineers, system integrators, and service and maintenance technicians. ### 1.2 GENERAL The OMTI 5510 is an intelligent Winchester Disk controller for IBM PC/XT and compatible systems contained on a single PCB that plugs into the system motherboard. The Winchester Disk Drives can be up to two 3-1/2 inch or 5-1/4 inch fixed, removable, or fixed/removable ST506/412 compatible drives. Each drive can have up to 16 heads and 1,024 cylinders. The 5510 Data Controller uses SMS's advanced VLSI chips to provide state-of-the-art data management. A single chip data separator circuit ensures data integrity with Winchester disk drives. Efficient error detection/correction is accomplished by a powerful "computer generated" 32-bit error correction code polynomial. The OMTI 5510 Controller supports a Basic I/O System (BIOS) software driver to control the Winchester disk drive. This BIOS is stored in an 64K EPROM module located on the controller's PCB. ### 1.3 FUNCTIONAL ORGANIZATION Figure 1-1 is the functional block diagram for the $\,$ OMTI 5510 Data Controller. ### 1.3.1 System Interface The System Interface is accomplished by a special purpose CMOS VLSI component (OMTI5090) that provides an interface between the Winchester disk controller and the system bus. The chip provides a buffered data path, address decoding for access to 4 I/O ports, and bus control for interrupts and DMA transfers. ### 1.3.2 Microprocessor The controller board contains an 8MHz ROMless Zilog Z8 Microcomputer. The Z8 provides a powerful instruction set, simplified system expansion off chip, and flexible serial and parallel I/O capabilities. It contains a 16-bit program counter and a separate 16-bit stack pointer. The Z8 has 128 internal registers. Sixty-four registers are used for drive status and drive parameters for up to two LUNs. The remaining registers are used for system status and command parameters. ### 1.3.3 OMTI Sequencer Disk data functions are handled by the OMTI5050 Data Sequencer chip. The Sequencer manages the flow of block-level information between the Winchester disk and the RAM Buffer. The OMTI5050 provides the bit-serial data management, format control, error detection, and serialization/deserialization functions for interfacing the controller to the Winchester disk drives. ### 1.3.4 OMTI Data Separator These functions are handled by the OMTI5070 VCO/Encode/Decode chip. The 5070 provides the necessary functions to convert between MFM serial data and NRZ data and clock translations. The chip contains an internal VCO, phase-locked loop, encoder/decoder logic, Address Mark generation and detection, and all the circuitry required for write precompensation. ### 1.3.5 OMTI Buffer Controller Data control functions are handled by the OMTI5060 Four Channel Buffer Controller. The OMTI5060 manages the flow of block-level information between buffer memory, host processor and Winchester disk drives. ### 1.3.6 RAM Buffer The controller's 2K static RAM data buffer is used for temporary storage of blocks of data during data transfers. This buffer does not store controller firmware constants and variables. Figure 1-1. Functional Block Diagram, OMTI 5510 Controllers ### 1.4 BUFFERING SCHEME The following case illustrates the use of the data buffer during a multi-block READ command from the disk: The first sector, specified as the starting block address in the command, is read from the disk and written into the buffer. When the ECC for the first sector is verified, the data block is available for transfer to the host. The data block is then begun to be transferred asynchronously at the host memory speed (Handshake Timing). The next block is read from the disk and stored in the buffer at the address in the buffer below the previous block, independently of the concurrent transfer of the first block to the host. Reading of data from the disk and sending data to the Host are independent, and take place at the same time. Blocks are stored below each other in the buffer until the maximum address is reached; then the channel wraps around to the first address in the buffer (assuming that the first block has already been transferred to the Host). If the host is too slow to transfer a data block stored in the buffer and the controller has filled the remaining space in the buffer with subsequent blocks, when another block is ready to be stored into the buffer, an overrun situation occurs. In this case, the controller will stop reading from the disk and wait one or more revolutions until the buffer has space for one full block. This will occur only if the host transfer rate is much slower than the 5 Mbits/sec rate at which data is stored into the buffer from the disk. # 1.5 SPECIFICATIONS Table 1-1 lists the specifications for the OMTI 5510 Data Controller. Included are environmental and power requirements, as well as dimensional characteristics. Table 1-1 OMTI 5510 Specifications. # Physical Specifications | | With Bracket | Without Bracket | |--------|----------------------|----------------------| | Width | 5.0 inches (12.7 cm) | 4.2 inches (10.7 cm) | | Length | 6.3 inches (16.0 cm) | 5.5 inches (14.0 cm) | | Height | 1.0 inches ( 2.5 cm) | 0.4 inches (1.0 cm) | # Environmental Specifications | | Operating | Storage | |-------------------|------------|---------------| | Temperature | 0 to 50C | -40 to 75C | | Relative Humidity | 10% to 95% | 10% to 95% | | Max. Wet Bulb | 30C | Noncondensing | | Altitude | 0-10000 ft | 0-15000 ft | ### Power Requirements The OMTI 5510 requires +5 V (+/-5%) power only. The maximum ripple and noise (P/P) is 100 mV. The maximum current drawn is 0.5 Amp. ### SECTION 2 # STANDARD FEATURES ### 2.1 GENERAL This section contains a list and a brief description of the standard features for the OMTI 5510 Data Controller. Section 2.2 covers general standard features of the OMTI 5510 and Section 2.3 covers Winchester Disk specific standard features. Sections 3 through 7 of this manual contain more detailed information. ### 2.2 OMTI 5510 STANDARD FEATURES | FEATURE | DESCRIPTION | |-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | COMPACT BOARD | The 5510 Controller is a single 4.2 x 5.5 inch printed circuit board equiped with Surface Mounted Technology devices. The controller plugs directly into IBM PC/XT or compatible system buses. | | ERROR RETRY | Error retry on SEEK or READ errors is performed automatically unless disabled. | | BUFFER TYPE | Ring Buffer (Wraps Around) with 3 Independent Ports. | | BUFFER SIZE | 2K Bytes. | | POWER | 0.5 Amps Maximum, Requires 5 Volts only. | | LIMITED PART<br>COUNT | Only eleven IC's, 6 of which are SMS<br>Special Purpose Proprietary VLSI Chips. | | | | ## 2.3 WINCHESTER DISK SPECIFIC FEATURES | FEATURE | DESCRIPTION | |--------------------------------------|------------------------------------------------------------------------------------------------------------------| | TRANSFER RATE | 5 M bits/Sec | | INTERFACE | ST506/412 Compatible | | SELECTABLE<br>DRIVE TYPES | Various drive types can be selected by jumper allocation. | | MULTIPLE DRIVE<br>TYPES SUPPORTED | The 5510 Controller supports any combination of Fixed, Removable or Fixed/Removable drives. | | CONSECUTIVE<br>SECTOR TRANSFER | Capable of transfering a full<br>Track In a Single Disk Revolution. | | MULTIPLE SECTOR<br>BUFFER | A 2 KByte buffer can contain up to four 512 byte sectors. | | PROGRAMMABLE<br>DISK<br>PARAMETERS | The parameters for the Winchester Disks can be passed to the controller with the ASSIGN DISK PARAMETERS command. | | SECTOR METHOD | Hard or Soft Sectored type of drives. | | NUMBER OF HEADS | Up To 16 Heads Supported. | | NUMBER OF<br>CYLINDERS | Up To 1024 Cylinders Supported. | | SECTOR<br>INTERLEAVING | One-to-One or Programmable. | | TRACK FORMAT | Compatible with the OMTI5000 and OMTI20 Series. | | BLOCK OR SECTOR<br>SIZE | Jumper Selectable; 256, 512, or 1024 Bytes per Sector. | | SECTORS PER TRACK | Number of sectors per track corresponds to the specified block size (32,18,17,or 9). | | IMPLIED SEEK | Supported, with all Data Transfer Commands. | | AUTOMATIC HEAD OR CYLINDER SWITCHING | Supported. | MULTI-BLOCK TRANSFER Up To 256 Blocks per command (with any block size listed above). AUTOMATIC READ RETRIES User Selectable. AUTOMATIC HANDLING OF MEDIA DEFECTS Supported at Track Level with Alternate Track Assignment. OVERLAPPED SEEK Allows multiple drives to be positioned simultaneously. While a seek is being performed on one drive, other operations can be performed on the other LUN. ECC 32 bit Error Correction Code for Header and Data Fields. Polynomial - "Computer Generated" Code "x31+x24+x23+x20+x17+x16+x13+x7+x0" Correction Capability - 5 Bits Detection Capability - 19 Bits STEP RATE Programmable and accepts a Minimum of 25 us. COPY COMMAND Between Disks (of any type). Uses the Internal Controller Buffer. # 2.4 COMPATABILITY WITH OMTI5000 AND OMTI20 SERIES CONTROLLERS The OMTI 5510 Data Controllers conform to the same format as OMTI 5000 and OMTI 20 Series, with the same track architecture, and the same ECC. This allows disks formatted and written by one series to be read and updated by the other. ## 2.5 COMMAND SET SUMMARY | COMMAND | CODE<br>(HEX) | | TH of COMMAND & DATA<br>TTES(b) or BLOCKS(B) | |-----------------------------|---------------|----|----------------------------------------------| | TEST DRIVE READY | 00 | 6 | 0 | | RECALIBRATE | 01 | 6 | 0 | | REQUEST SENSE | 03 | 6 | 4(b) | | FORMAT DRIVE | 04 | 6 | 0 ` | | READ VERIFY | 0.5 | 6 | 0 | | FORMAT TRACK | 06 | 6 | 0 | | FORMAT BAD TRACK | 07 | 6 | 0 | | READ | 08 | 6 | 0-256(B) | | WRITE | OA | 6 | 0-256(B) | | SEEK | OB | 6 | 0 | | INIT. DRIVE CHARACTERISTICS | 0C | 6 | 8(b) | | READ ECC BURST ERROR LENGTH | OD | 6 | 1(b) | | READ DATA FROM SECT. BUFFER | OE | 6 | 1(B) | | WRITE DATA TO SECT. BUFFER | OF | 6 | 1(B) | | ASSIGN ALT. TRK. | 11 | 6 | 4(b) | | CHANGE CARTRIDGE | 1 B | 6 | 0 | | COPY | 20 | 10 | 0-256(B) | | RAM DIAGNOSTICS | EO | 6 | 0 | | READ ID | E 2 | 6 | 4(b) | | DRIVE DIAGNOSTIC | E3 | 6 | 0 | | CONTROLLER INT. DIAGNOSTIC | E4 | 6 | 0 | | READ LONG | E5 | 6 | 1(B)+4(b) | | WRITE LONG | E6 | 6 | 1(B)+4(b) | # SECTION 3 INSTALLATION ### 3.1 UNPACKING AND INSPECTION Upon receipt of your OMTI 5510 Data Controller, inspect the packaging for evidence of damage during transit. Open the package and inspect the controller board for visible damage such as scratches, loose components, or broken connectors. If there is damage, immediately notify the carrier's agent and your OMTI Products Division customer service representative. Compare the items listed on your original Purchase Order to the actual contents of the package and the packing list. If discrepencies exist, notify your OMTI Products Division customer service representative. Retain the shipping container and packing material for examination (if there are signs of damage), or for reuse when returning the controller board to the factory. ### 3.2 SYSTEM CONFIGURATION The OMTI 5510 Data Controller is designed to plug directly into any unused location on the system motherboard. The Winchester disk(s) are connected to the controller by ribbon cables. If the Winchester drive(s) are external to the system enclosure, the cables should not exceed 20 feet (six meters), or the drive manufacturer's limit, whichever is less. After your board is mounted, connect the cables to the disk drive. Refer to Figure 3-1 for the location of connectors on your board. Pin 1 on all connectors is specified by a square solder pad, visible on the soldered side of the board. Typical OMTI 5510 system configuration is presented in block diagram form in Figure $3\!-\!1$ The connector's recommended part numbers are as follows: $J_2$ - AMP P/N 1-499956-7 (-34) $J_3$ and $J_4$ - AMP P/N 1-499956-4 (-20) ### 3.3 BOARD PREPARATION The appropriate board layout, connector locations, and jumper locations for the OMTI 5510 Controller are illustrated in Figure 3-2. Use Table 3-1 to ensure that the factory installed jumpers are correctly in place. The OMTI 5510 has 16 jumpers which allow the controller to be easily integrated into different systems. Jumpers W1 through W8 specify parameters of the system-controller interface typically used by a BIOS. Jumpers W9 through W16 specify drive parameters to be used by the controller. Table 3-1 defines the jumpers in detail. W= WINCHESTER DISK Figure 3-1. Model 5510 System Configuration Figure 3-2. Model 5510 Board Layout Table 3-1 Jumper Definitions 0 = No jumper installed 1 = Jumper installed \* = As shipped | ₹ = As shipped | | | |--------------------------------------|----------------------------------------------------------------------------------------------------------------------|--| | W4 W3 W2 W1 | Drive configuation jumpers | | | *0 0 0 0 | Used by BIOS. (See Appendix A for details) | | | W6 W5 | I/O Port Base Address | | | *0 0 | 320 | | | 0 1 | 324 | | | 1 0 | 328 | | | 1 1 | 32C | | | W7 | BIOS EPROM Control | | | *0 | Enable BIOS EPROM | | | 1 | Disable BIOS EPROM | | | W8 | BIOS EPROM Base Address | | | *0 | C8000 | | | 1 | CA000 | | | W10 W9<br>0 0<br>0 1<br>*1 0<br>1 1 | Bytes Per Sector (Sectors Per Track) 512 (18) 256 (32) 512 (17) (note: required for use with SMS/OMTI BIOS) 1024 (9) | | | W11 | LUN O Sector Type | | | *0 | Soft sectored | | | 1 | Hard sectored | | | W13 W12<br>*0 0<br>0 1<br>1 0<br>1 1 | LUN O Drive Type Fixed Reserved Fixed/Removable (Removable platter) Removable | | | W14 | LUN 1 Sector Type | | | *0 | Soft sectored | | | 1 | Hard sectored | | | W16 W15 | LUN 1 Drive Type | | | *0 0 | Fixed | | | 0 1 | Reserved | | | 1 0 | Fixed/Removable (Fixed platter) | | | 1 1 | Removable | | ### 3.4 SYSTEM INSTALLATION PROCEDURE - Review Appendix-A (Sections A.1 through A.4). Check the BIOS EPROM located next to the 62 pins card edge connector on the board and check its version. - Make sure that the drive you are connecting to the 5510 is supported by the BIOS version supplied. It is critical that #CYL and #HEADS match. - Install the jumpers Wl to W4 according to the drive parameters. - 4. Install the drive cables to connectors J2 and J3 or J4 making sure that Pin #1 at the drive is connected to Pin #1 on the Controller connectors. (Look on the solder side-the square pin indicates pin-1). - Install the 5510 in an available PC slot. <u>CAUTION:</u> Power must be off. - Install MSDOS diskette in the floppy drive and boot it. - 7. <u>CAUTION:</u> The next steps will format the drive, therefore erasing all previously recorded data. - Enter DEBUG command. (Located on the DOS Supplemental Program Disk). - 9. Enter: g=c800:6 (Now you are entering the format routine). - 10. Answer the proper questions (we suggest an Interleave Factor of 3). Note: IBM default is 6. - 11. The drive should begin formatting. If it does not, recheck the above steps and insure that all system components other than the controller are in a working condition. - 12. If 'Format Failure' occurs, check the drive select jumper on the drive. If you still encounter problems call our Technical Support. - 13. If format completes successfully, then perform FDISK AND FORMAT C:/S per instructions in your IBM manual. - 14. Now you have a bootable system on the Winchester disk. - 15. Do COPY A:\*.\* C: 16. Open the floppy door, press simultaneously the CTRL, ALT, and DEL keys so that the system will boot from the Winchester. If you succeed in performing the above steps, then the OMTI 5510 board is ready for storing and retrieving data to and from the disk. # Helpful Hints - IBM PC DOS only recognizes 33 Megabytes per Drive. Therefore after the format operation is completed only 33 Megabytes will be available for storage. However the 5510-4 (OMTIBIOS 1002451) logically partitions one Physical Drive into two Logical Drives (up to 33 Megabytes per Logical unit for a total capacity of 66 Megabytes). - 2) Some Drive manufacturers ship their Drives with all four Drive Selected lines tied together (Radial Select). Please insure that only one Drive Select option is selected, prior to connecting the drive to the controller. # 3.5 CONNECTOR AND PIN ASSIGNMENTS ## 3.5.1 System Interface The following table defines the signals on the system interface. $% \left( 1\right) =\left( 1\right) \left( \left($ ## COMPONENT SIDE | Pin<br>Al | Signal<br>-I/O CH CK | Description | |-----------|----------------------|----------------------------------| | A 2 | +D7 | I/O or Mem failure | | A 3 | +D6 | Data Bit 7 (MSB) | | A4 | +D5 | Data Bit 6 | | A 5 | +D3<br>+D4 | Data Bit 5 | | A6 | +D4<br>+D3 | Data Bit 4 | | A7 | +D3<br>+D2 | Data Bit 3 | | A 8 | +D2<br>+D1 | Data Bit 2<br>Data Bit 1 | | A 9 | +D1<br>+D0 | Data Bit 0 | | A10 | +I/O CH RDY | | | A11 | +AEN | I/O Channel Ready | | A12 | +A19 | DMA Channel on<br>Address Bit 19 | | A13 | +A18 | Address Bit 19<br>Address Bit 18 | | A14 | +A17 | Address Bit 18 | | A15 | +A16 | Address Bit 17 | | A16 | +A15 | Address Bit 15 | | A17 | +A14 | Address Bit 14 | | A18 | +A13 | Address Bit 13 | | A19 | +A12 | Address Bit 12 | | A20 | +A11 | Address Bit 11 | | A 2 1 | +A10 | Address Bit 10 | | A 2 2 | +A9 | Address Bit 9 | | A 2 3 | +A8 | Address Bit 8 | | A 2 4 | +A7 | Address Bit 7 | | A 2 5 | +A6 | Address Bit 6 | | A26 | +A5 | Address Bit 5 | | A 2 7 | + A 4 | Address Bit 4 | | A28 | +A3 | Address Bit 3 | | A29 | +A2 | Address Bit 2 | | A30 | +A1 | Address Bit 1 | | A31 | +AO | Address Bit O | # 3.5.1 (Continued) # SOLDER SIDE | Pin | Signal | Description | |-------|------------|----------------------| | B1 | GNĎ | Ground | | B2 | +Reset DRV | Positive I/O Reset | | В3 | +5V | +5 Volt Supply | | B4 | +IRQ2 | Interrupt Request 2 | | B5 | -5V | -5 Volt Supply | | В6 | +DRQ2 | DMA Request 2 | | B7 | -12V | -12 Volt Supply | | B8 | CRD SLCTD | Card Selected | | В9 | +12V | +12 Volt Supply | | B10 | GND | Ground | | B11 | -MEMW | Memory Write Strobe | | B12 | -MEMR | Memory Read Strobe | | B13 | -IOW | I/O Write Strobe | | B14 | -IOR | I/O Read Strobe 3 | | B15 | -DACK3 | DMA Acknowledge 1 | | B16 | +DRQ3 | DMA Request 1 | | B17 | -DACK1 | DMA Acknowledge 1 | | B18 | +DRQ1 | DMA Request 1 | | B19 | -DACKO | DMA Ack O (Refresh) | | B20 | CLOCK | 4.77 Mhz Sys. Clock | | B 2 1 | +IRQ7 | Interrupt Request 7 | | B22 | +IRQ6 | Interrupt Request 6 | | B23 | +IRQ5 | Interrupt Request 5 | | B24 | +IRQ4 | Interrupt Request 4 | | B25 | +IRQ3 | Interrupt Request 3 | | B26 | -DACK2 | DMA Acknowledge 2 | | B27 | +T/C | DMA Terminal Count | | B28 | +ALE | Address Latch Enable | | B29 | +5V | +5 Volt Supply | | B30 | +OSC | 14.31818 Mhz Clock | | B31 | GND | Ground | | | | | # 3.5.2 Winchester Disk Drive Interface The following tables define the various Winchester Disk Drive's pin assignments. WINCHESTER DISK CONTROL CABLE SIGNALS (CONNECTOR J2) | GROUND | RETURN SIGNA | L PIN SIGNAL NAME<br>FIXED/REMOVABLE | |-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>3<br>5<br>7<br>9<br>11<br>13<br>15<br>17<br>19<br>21<br>23<br>25<br>27<br>29 | 2<br>4<br>6<br>8<br>10<br>12<br>14<br>16<br>18<br>20<br>22<br>24<br>26<br>28<br>30<br>32 | HEAD SELECT 3/WSI/Chng Cart. HEAD SELECT 2 WRITE GATE SEEK COMPLETE TRACK 000 WRITE FAULT HEAD SELECT 0 RESERVED/Sector Pulse HEAD SELECT 1 INDEX READY STEP DRIVE SELECT 1 DRIVE SELECT 2 DRIVE SELECT 3 | | 33 | 34 | DRIVE SELECT 4<br>DIRECTION SELECT | # WINCHESTER DISK DATA CABLE SIGNALS (CONNECTORS J3,J4) | GROUND RETURN | SIGNAL PIN | SIGNAL NAME | |---------------|------------|-------------------| | 2 | 1 | DRIVE SELECTED | | 4 | 3 | RESERVED | | 6 | 5 | WRITE PROTECTED | | 8 | 7 | RESERVED | | 10 | 9 | CARTRIDGE CHANGED | | 12 | 11 | GROUND | | | 13 | +MFM WRITE DATA | | | 14 | -MFM WRITE DATA | | 16 | 15 | GROUND | | | 17 | +MFM READ DATA | | | 18 | -MFM READ DATA | | 20 | 19 | GROUND | | 1 | | | # 3.6 DEFAULT PARAMETERS FOR WINCHESTER DISK DRIVES Upon power-on or any Reset operation, the controller sets default drive parameters based on the type of drive selected by jumpers W12 and W13 (for LUN 0) and jumpers W15 and W16 (for LUN 1). These parameters can be overridden by issuing an Initialize Drive Characteristics command (see chap 7). | | FIXED | FIXED/REMOV. | REMOV. | |-------------------------------------|-------|--------------|--------| | STEP PULSE WIDTH (in microseconds) | 15 | 15 | 15 | | STEP PULSE PERIOD (in milliseconds) | .025 | .025 | .025 | | NUMBER OF HEADS | 4 | 2 | 2 | | MAXIMUM CYLINDER ADDRESS | 306 | 320 | 612 | | REDUCED WRITE CURRENT CYLINDER | 128 | N/A | N/A | | WRITE PRECOMPENSATION CYLINDER | 128 | 157 | 400 | The default number of sectors per track is based on jumpers W10 and W9. | W10 W9 | Number of Bytes<br>Per Sector (W10,W9) | Number of Sectors<br>Per Track | |--------|----------------------------------------|--------------------------------| | 0 0 | 512 | 18 | | 0 1 | 256 | 32 | | 1 0 | 512 | 17 | | 1 1 | 1024 | 9 | ### SECTION 4 ### WINCHESTER TRACK AND SECTOR FORMAT # 4.1 SOFT SECTORED TRACK FORMAT The standard track format for soft sectored Winchester Disk drives is organized into numbered data segments, or sectors. Standard Winchester Disk Sector Format The nominal Winchester Disk track capacity is 10,416 bytes. The method of encoding used is Modified Frequency Modulation (MFM). ## 4.1.1 Winchester Soft Sectored Fields INDEX GAP = 11 BYTES of 4E Head Switching Recovery Period GAP 1 12 BYTES of 00 Sync for ID Field = ID FIELD 14 BYTES GAP 2 12 BYTES of 00 Write Update Splice and Sync for Data Field XX BYTES XX BYTES of 4E Speed Tolerance at Sector 14 BYTES of 4E (256 and 512 bytes/sector) 22 BYTES of 4E (1024 bytes/sector) DATA FIELD = GAP 3 Speed Tolerance at Sector Level GAP 4 XX BYTES of the Speed Tolerance for the Track 198 BYTES of 4E (18 x 512 BYTES/SECTOR) 325 BYTES of 4E (32 x 256 BYTES/SECTOR) 698 BYTES of 4E (17 x 512 BYTES/SECTOR) 667 BYTES of 4E (9 x 1024 BYTES/SECTOR) ### 4.1.2 Sector ID Field The beginning of each sector is defined by a prewritten identification (ID) field. This field is registered during the Format operation, and contains the Cylinder Address (MSB), Cylinder Address (LSB), Head Address, and Sector Address. BYTE # 1 Al Address Mark (Drop Clock Bit) 2 FE Address Mark 3 Cylinder (MSB) 4 Cylinder (LSB) 5 Head and Flags 6 Sector 7-10 ECC 11-12 00 ### 4.1.3 Sector Data Field The data field contains the user data bytes, selectable as 256, 512, or 1024 Bytes per sector. The format for this field varies with the field size. ### 256 BYTE DATA FIELD | BYTE | 1 | A1* | |------|---------|------| | | 2 | F8 | | | 3-258 | Data | | | 259-262 | ECC | | | 263-264 | 00 | ### 512 BYTE DATA FIELD | 1 | A1* | |---------|------------------| | 2 | F8 | | 3-514 | Data | | 515-518 | ECC | | 519-520 | 00 | | | 3-514<br>515-518 | ### 1024 BYTE DATA FIELD | BYTE | 1 | A1* | |------|-----------|------| | | 2 | F8 | | | 3-1026 | Data | | | 1027-1030 | ECC | | | 1031-1032 | 0.0 | ### \* = Drop Clock Bit ### 4.2 HARD SECTORED TRACK FORMAT The standard track format for hard sectored Winchester Disk drives is organized into numbered data segments, or sectors. Standard Winchester Disk Sector Format ### 4.2.1 Winchester Hard Sectored Fields ``` GAP 1 = 12 BYTES of 00 Sync for ID Field ID FIELD = 14 BYTES of 00 Write Update Splice and Sync for Data Field DATA FIELD = XX BYTES GAP 3 = XX BYTES of 4E Speed Tolerance at Sector Level = 14 BYTES of 4E (256 and 512 bytes/sector) = 22 BYTES of 4E (1024 bytes/sector) ``` ### 4.2.2 Sector ID Field The beginning of each sector is defined by a prewritten identification (ID) field. This field is registered during the Format operation, and contains the Cylinder Address (MSB), Cylinder Address (LSB), Head Address, and Sector Address. ``` BYTE # 1 Al Address Mark (Drop Clock Bit) FE Address Mark 2 3 Cylinder (MSB) Cylinder (LSB) 4 5 Head and Flags 6 Sector 7-10 ECC 11-12 0.0 ``` ### 4.2.3 Sector Data Field The data field contains the user data bytes, selectable as 256, 512, or 1024 Bytes per sector. The format for this field varies with the field size. ### 256 BYTE DATA FIELD | BYTE | 1 | A1* | |------|---------|------| | | 2 | F8 | | | 3-258 | Data | | | 259-262 | ECC | | | 263-264 | 00 | ## 512 BYTE DATA FIELD | BYTE | 1 | A1* | |------|---------|------| | | 2 | F8 | | | 3-514 | Data | | | 515-518 | ECC | | | 519-520 | 00 | ### 1024 BYTE DATA FIELD | BYTE | 1 | A1* | |------|-----------|------| | | 2 | F8 | | | 3-1026 | Data | | | 1027-1030 | ECC | | | 1031-1032 | 0.0 | <sup>\* =</sup> Drop Clock Bit ### 4.3 DEFECTIVE TRACK FORMAT If a track is found to be defective, the host can assign an alternate track for the defective track. When the controller encounters a defective track that has been assigned an alternate track, the alternate track will be accessed. The address of the alternate track is contained in the first three bytes of the data field in all sectors of the defective track. The ID fields of the defective track contain a flag indicating that the track has been alternated. The ID fields of the alternate track are formatted with a flag indicating that the track has been assigned as an alternate. ### SECTION 5 ### SYSTEM INTERFACE ### 5.1 GENERAL This section describes the hardware and software features of the OMTI 5510 Data Controller. The description includes a discussion of direct and indirect I/O interface. Direct access is accomplished by reading and writing four I/O Ports. Indirect access is achieved by executing pre-written I/O subroutines contained in a BIOS (Basic Input Output System). Host commands are issued to the controller over the host bus using a predefined protocol. The host initiates a command sequence by selecting the controller. The controller accepts the selection, and requests the appropriate command bytes. If data transfer is required by the command, it can be transferred in either Programmed I/O or DMA mode. Data is transferred to or from a 2k buffer to optimize throughput during multiple sector operations. Upon command completion, the controller issues completion status to indicate whether the command was successfully completed or terminated because of an error. ### 5.2 DIRECT CONTROL OPERATIONS Direct access operations are controlled through four I/O ports (assigned default addresses 320, 321, 322, and 323). The Port addresses may be altered by jumpers W5 and W6. Each port is assigned one Read register and one Write register. Table 5-1 lists the four I/O ports and their correspoding registers and functions. Table 5-2 lists the registers and contains a brief description of each register. Table 5-1 OMTI 5510 I/O Port Addresses | PORT | REGISTERS READ | S<br> WRITE | |------|----------------|-------------------| | 320 | DATA IN | DATA OUT | | 321 | STATUS | RESET (Function) | | 322 | CONFIGURATION | SELECT (Function) | | 323 | N/A | MASK | Table 5-2 OMTI 5510 I/O Registers | REGISTER | DEFINITION | |----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Data In | Used to read data and status from the controller to the system. | | Data Out | Used to write data and commands from the system to the controller. | | Status | Used to send bit significant control information from the controller to the system. Bit 7 Not Used (Set to 1) Bit 6 Not Used (Set to 1) Bit 5 IREQ (Interrupt Request) O = No Interrupt 1 = Command Complete If the Interrupt Enable bit of the MASK byte has been previously set, this bit is set when the controller enters the STATUS State. This bit is set along with IRQ5 on the system bus. Bit 4 DREQ (DMA Request) O = No DMA Request 1 = DMA Cycle Requested If the DMA ENABLE bit of the MASK BYTE has been previously set, and if the controller is in the DATA State, this bit is set along with DRQ3 on the System Bus when a byte transfer is required to or from the system. Bit 3 BSY (Busy) O = Controller is Idle 1 = Controller selected Bit 2 C/D (Command/Data) O = Byte being transferred is command or status. 1 = Byte being transferred is from the host the controller. 1 = Direction of transfer is from the controller to the Host. Bit 0 REQ (Request) O = No Transfer Required 1 = Request transfer of one byte via Data or Data Out register. | RESET Writing any value to this register will cause the controller to be reset. CONFIG-URATION send the status of to the configuration jumpers to the system. Typically, these are used by a BIOS to specify the type of drive(s) attached to the controller. Bits 7-4 = not used (Set to 1) Bit 3 = W4Bit 2 = W3 Bit 1 = W2 Bit 0 = W1 SELECT Writing any value to this register will cause the controller to begin a Selection Sequence and request a command transfer. MASK Enables and disables interrupts and DMA transfers. Bits 7-2 Not used. Bit 1 INTERRUPT ENABLE 0 = No system interrupt at data transfer completion. 1 = System interrupt at data transfer completion. Bit 0 DMA ENABLE 0 = No DMA enabled. 1 = DREQ is gated onto system bus on DRQ3 and DREQ set in STATUS register. ### Controller States At any given time, the controller will be in one of six states: RESET IDLE SELECTION COMMAND DATA STATUS The RESET STATE is entered by applying power to the controller (power - on -reset), by the reset signal on the system bus, or by writing the RESET Register (port 321). During this phase, the controller will initialize itself, will set default parameters (ST506) to the LUNs, will de-assert all control functions and clear all bits in the STATUS register. It will then enter the idle state. The IDLE STATE is the only time the controller will respond a select request. When the SELECT register (port 322) written by the system, the controller enters the selection state. During the SELECTION STATE, the controller responds to a The COMMAND STATE is when the controller requests the command bytes to be transferred from the system. First, the C/D bit (bit 2) of the STATUS register is set. Then the REQ bit (bit 0) of the STATUS register is set, asking for the first command byte to be written to the DATA OUT register (port 320). When the command byte is written, the controller de-asserts the REQ bit and moves the command byte into its buffer. This handshaking is repeated until all command bytes are transferred. C/D is then de-asserted and the data state is entered. The DATA STATE is when data is transferred to or from the system. If no data is required, the status state is entered. Data can be transferred in either programmed I/O mode or DMA mode, as defined by the DMA ENABLE bit in the MASK register. In the programmed I/O mode, data is transferred by handshaking in the same fashion as the command transfer. When the controller requires a byte to be transferred, it will set the REQ bit in the STATUS byte. Depending on the direction of transfer (as defined by the I/O bit in the STATUS byte), the system must either write a byte to the DATA OUT register or read a byte from the DATA IN register. Either action will cause REQ to be cleared. These steps will be repeated until all the data required by the controller has been transferred. If the DMA ENABLE bit in the MASK byte has been previously set, data will be transferred in DMA mode. When the controller requires a byte to be transferred, it will set the DRQ3 bit on the system bus, requesting a DMA cycle. The DREQ bit of the STATUS byte is also set. After the data byte has been transferred, DACK3 from the system will clear DRQ3. The DMA transfer will proceed in this fashion until all of the data required by the controller has been transferred. During the STATUS STATE, the controller will place a STATUS byte in the data in register. It contains the following bit significant information: Bit 7 0 Bit 6 0 Bit 5 LUN Bit 4 0 Bit 3 0 Bit 2 0 Bit 1 Command Error Bit 0 0 The controller sets the C/D bit and the I/O bit in the STATUS byte. If the INTERRUPT ENABLE bit was previously set in the MASK register, the REQ bit is set in the STATUS byte, along with IRQ5 on the system bus. When the STATUS byte is read from the DATA IN register, the controller clears the IREQ and IRQ5 (if enabled), clears C/D, I/O, and BSY bits in the STATUS Registers, and enters the idle state. The controller sets the C/D bit and the I/O bit in the STATUS byte. If the INTERRUPT ENABLE bit was previously set in the MASK register, the REQ bit is set in the STATUS byte, along with IRQ5 on the system bus. When the STATUS byte is read from the DATA IN register, the controller clears the IREQ and IRQ5 (if enabled), clears C/D, I/O, and BSY bits in the STATUS Registers, and enters the idle state. ### 5.3 BIOS OPERATIONS The OMTI 5510 controller (excluding model 5510-1) includes an EPROM containing an IBM PC/XT DOS compatible BIOS (Basic Input/Output System). Although it is physically located on the controller, it is addressable as a block of system memory starting at address C800(HEX). It's primary function is to serve as a driver, converting DOS disk I/O functions into controller commands, issuing those commands, and reporting DOS of the drive type (or types) attached to the controller. This involves the use of configuration jumpers to indicate an entry to a table of drive parameters. The BIOS also reads the configuration jumpers and issues Initialize drive characteristics commands to configure the controller according to the jumpers. SMS supplies different BIOS'S to support different drive configurations. Refer to appendix A for further details. ### SECTION 6 # DIRECT CONTROL PROGRAMMING CONSIDERATIONS ### 6.1 COMMAND DESCRIPTOR BLOCK The processor specifies the operation or command to be executed by the controller by sending 6 or 10 bytes called a Command Descriptor Block (CDB) as follows. ### 6 BYTE COMMAND FORMAT | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|---------|---------|--------|--------|--------|-------|------| | BYTE O | Comn | nand Ci | lass | | Орс | ode | | | | BYTE 1 | 0 | 0 | LUN | | Head | Number | r | | | BYTE 2 | Cy1. | . High | | | | Sect | or Nu | nber | | BYTE 3 | | J | | Cyline | der Lo | | | | | BYTE 4 | l | Ιr | iterle: | ave or | Block | Count | | | | BYTE 5 | | | | | ol Byt | | | | - Byte 0 Bits 7,6 and 5 identify the class of the command. Bits 4 through 0 contain the command Opcode. - Byte 1 Bits 5 identifies the Logical Unit Number. Bits 4 through 0 contain the disk head number to be selected. - Bit 7 and 6 are not used. Byte 2 Bits 7 and 6 contain the two most significant bits of the disk cylinder number. - Bits 5 through 0 contain the disk sector number Byte 3 Bits 7 through 0 are the eight least significant bits - of the disk cylinder number. Byte 4 Bits 7 through 0 specify the Interleave factor for the the disk drives or the block count. - Byte 5 Bits 7 through 0 contain the Control Byte. ### 10 BYTE COMMAND FORMAT | | | ( | Copy Comma | nd | | | | | |--------|-----|----|------------|--------|-------|---------|---|---| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | BYTE O | | | Co | mman | d Cod | e | | | | BYTE 1 | 0 | 0 | SRC LUN | | Head | Number | | | | BYTE 2 | Cy1 | Ηi | | Se | ector | Number | | | | BYTE 3 | | | | Cy1 | Low | | | | | BYTE 4 | 1 | | В1 | ock ( | Count | | | | | BYTE 5 | 0 | 0 | DEST LUN | I | Head | Number | • | | | BYTE 6 | Cy1 | Ηi | | : | Secto | r numbe | r | | | BYTE 7 | | | Cy | 1 Lov | N | | | | | BYTE 8 | l | ₹. | Ζé | ero va | alue | | | | | BYTE 9 | | | Co | ntro: | l Byt | е | | | Note: The copy command specifies both Source and Destination LUNs and starting sector addresses. ### 6.2 CONTROL BYTE The control Byte is the last Byte of all commands. ### CONTROL BYTE FORMAT | Bits | 7 | 6 | 5 | . 4 | 3 | 2 | 1 | 0 | ٦ | |------|---|-----|---|-----|---|----|---|---|---| | | r | a/d | 0 | 0 | 0 | s. | s | s | 1 | - r = Retries - a = Retry option on data ECC error (read cmds) d = data from buffer or "6C" (format cmds) - s = Step option - BIT 7 Disable Retry. If set to one, will disable controller automatic retries. This bit 7 is valid for those commands involving retries. This bit is typically used for media evaluation of the drives. - BIT 6 Disable ECC. If set to zero during read commands, a read retry is attempted when an ECC error occurs. If no errors occurs during read retry, the command will complete with no error status reported. If this bit is set to one, no read retry is attempted, this is used for diagnostic purposes. Format with data in buffer. If set to zero, format commands will fill data fields with "6C"(hex). If set one, format commands will fill data fields with whatever data is in the data buffer. If set to BITS 5,4,3 - Set to zero. BITS $\hat{2}$ , 1,0 - These bits define the step option. - 2 - 0 0 3 milliseconds per step. - 0 N/A 1 - 0 1 25 microseconds, buffered step - Ō 1 50 microseconds, buffered step 1 - 1 0 Ω 200 microseconds, buffered step - 70 microseconds, buffered step 1 - 0 1 - 3 milliseconds per step 3 milliseconds per step 1 #### 6.3 STATUS REGISTER Status is available to the host in the Data Register during the Status State at the end of a command. It indicates whether or not an error was detected during execution of the command. #### STATUS BYTE FORMAT | BITS | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------------|---------|--------|---|---|---|---|---| | DIIS | <del>,</del> | 0 | LUN | 0 | 0 | 0 | е | 0 | | | e = | Command | status | | | | | | Bit 1 A value of zero indicates a successfully completed command. A value of one indicates an abnormal condition was encountered during the command execution and caused command termination and ending status with the Command Status Condition (bit 1) set to one. Bit 5 indicates the LUN address of the device associated with this command. Bits 7,6,4,3,2,0, set to zero. #### SECTION 7 #### DISK COMMAND SET 7.1 TEST DRIVE READY Command (HEX 00) This command selects the LUN specified and returns a zero status in the Status Register to indicate that the unit is selected, ready and seek complete. In the case of a unit with a removable disk, zero status also indicates that a cartridge is installed. For Fixed and Fixed/Removable drives, the controller will wait up to 50 seconds for the drive to come ready. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|-----|--------|-----|---|---|---| | BYTE O | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BYTE 1 | 0 | 0 | LUN | 0 | 0 | 0 | 0 | 0 | | BYTE 2 | | | ZER | O VAI | LUE | | | | | BYTE 3 | | | ZEF | O VAI | LUE | | | | | BYTE 4 | | | ZER | O VAI | LUE | | | | | BYTE 5 | | | ZEF | RO VAI | LUE | | | | #### 7.2 RECALIBRATE Command (HEX .01) The drive specified by the LUN is stepped toward the outside cylinder until either: - 1. Track Zero signal is detected or - More steps have been issued than available cylinders for the device type. The controller issues one step pulse, waits for seek complete, and tests the Track $000\ \text{signal.}$ For LUNs assigned as Removable or Fixed/Removable, the recalibrate is performed by issuing the number of step pulses equal to the number of cylinders specified for this drive plus 5 at the buffered rate and then waiting for the Track 000 signal. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|-----|-------|-----|---|---|---| | BYTE O | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | BYTE 1 | 0 | 0 | LUN | 0 | 0 | 0 | 0 | 0 | | BYTE 2 | 1 | | ZE | RO VA | LUE | | | | | BYTE 3 | 1 | | ZE | RO VA | LUE | | | | | BYTE 4 | 1 | | ZE | RO VA | LUE | | | | | BYTE 5 | 0 | 0 | 0 | 0 | 0 | S | S | S | #### 7.3 REQUEST SENSE Command (HEX 03) The sense information to be returned during the Data In phase of this command execution is valid for the Check Condition Status just presented to the host during the previous unsuccessfully completed command. Sense data will be cleared upon reception of any subsequent command issued to the controller. Four sense bytes are returned during the data in phase of the command execution. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|-----|-------|-----|---|---|-----| | BYTE O | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | BYTE 1 | 0 | 0 | LUN | 0 | 0 | 0 | 0 | ō | | BYTE 2 | | | ZER | O VAI | LUE | | • | , , | | BYTE 3 | | | ZER | O VAI | JUE | | | 1 | | BYTE 4 | | | ZER | O VAI | UE | | | - 1 | | BYTE 5 | | | | O VAI | | | | ı | #### SENSE DATA FORMAT | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|----|------|------|-------|--------|---|---| | BYTE O | | Ē | RROR | | CODI | 3 | | | | BYTE 1 | 0 | 0 | LUN | | HEAD | NUMBER | | 1 | | BYTE 2 | CYL | ΗI | | SEC | TOR 1 | NUMBER | | l | | BYTE 3 | | | CYLI | NDER | LOW | | | l | #### 7.4 FORMAT DRIVE Command (HEX 04) This command causes the specified LUN to be formatted using the interleave factor specified in byte 4. Formatting starts at the specified track and proceeds until the last track of the unit is formatted. The track is written starting with the index. The first sector after index is always sector Zero. An interleave factor of Zero is set equal to one. Track and cylinder overflow is handled automatically by the controller. If bit 6 of the control byte is cleared, all the data fields are written with "6C". If bit 6 of the control byte is set, all the data fields are written with whatever data is is the data buffer. This allows "worst case" patterns to be written by first executing a WRITE DATA BUFFER command. Note: This command does not check data, and does not handle Note: This command does not check data, and does not handle media defects. For verification of format, see CHECK TRACK FORMAT command. For media defect handling, see the ASSIGN ALTERNATE TRACK, and the FORMAT BAD TRACK Command. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|----|-------|------|--------|-------|-----| | BYTE O | - 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | BYTE 1 | 0 | LUN | | | HEAD | NUMBE | R | | | BYTE 2 | CYL | HΙ | 0 | 0 | 0 | 0 | 0 | 0 | | BYTE 3 | | | CY | LINDE | R LO | V | | | | BYTE 4 | 0 | 0 | 0 | | INT | CERLEA | VE VA | LUE | | BYTE 5 | r | d | 0 | 0 | 0 | s | s | s | ## 7.5 READ VERIFY Command (HEX 05) This command is used to check the integrity of the recorded data of a formatted disk. ID fields and data fields are verified against ECC value recorded. No data is transferred to the host. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|-----|-----|-------|-------|-------|-----|---| | BYTE O | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | | BYTE 1 | 0 | LUN | | HEA | D NUN | 1BER | | | | BYTE 2 | CYL. | HΙ | | SE | CTOR | NUMBE | l R | | | BYTE 3 | | | CYL | INDER | LOW | | | | | BYTE 4 | | | | BLO | CK CC | DUNT | | | | BYTE 5 | r | a | 0 | 0 | 0 | s | s | s | #### 7.6 FORMAT TRACK Command (HEX 06) This command causes the track specified to be formatted using the interleave factor defined in Byte 4. The track is written starting with index. The first sector after index is always sector zero. Interleave factor of Zero is set to one. If bit 6 of the control byte is cleared, all the data fields are written with "6C". If bit 6 of the control byte is set, all the data fields are written with "the with whatever data is is the data buffer. This allows "worst case" patterns to be written by first executing a WRITE DATA BUFFER command. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|----|-------|--------|--------|-------|-----| | BYTE O | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | BYTE 1 | 0 | LUN | | | HEAD | NUMBE | R | | | BYTE 2 | CYL | ΗI | 0 | 0 | 0 | 0 | 0 | 0 | | BYTE 3 | | | CY | LINDE | ER LOV | V | | | | BYTE 4 | 0 | 0 | 0 | | INT | CERLEA | VE VA | LUE | | BYTE 5 | r | d | 0 | 0 | 0 | s | s | s | #### 7.7 FORMAT BAD TRACK Command (HEX 07) This command is identical to the FORMAT TRACK command except that the defective track flag is set in the ID field. All subsequent accesses to the sectors on this track will result in Bad track Flag set errors. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|------|----|--------|-----|---------|-----|-----| | BYTE O | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | BYTE 1 | 0 | LUN | | H | EAD | NUMBER | | | | BYTE 2 | CYL | HI - | 0 | 0 | 0 | 0 | 0 | 0 | | BYTE 3 | | | CY | LINDER | LOW | | | | | BYTE 4 | 0 | 0 | 0 | | INT | ERLEAVE | VAI | LUE | | BYTE 5 | r | d | 0 | 0 | 0 | s | s | s | #### 7.8 READ Command (HEX 08) This command causes the number of blocks specified by byte 4 to be transferred from the LUN to the host. The command executes an implied seek to the starting sector specified. Up to 256 blocks can be transferred with a single READ command (If byte 4 is equal to zero, 256 sectors will be transferred). | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|----|-----|-------|-------|--------|---|---| | BYTE O | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | BYTE 1 | 0 | LU | N | | HEAD | NUMBE | R | | | BYTE 2 | CYL | ΗI | | SEC | TOR 1 | NUMBER | | | | BYTE 3 | | | | CYL | INDE | R LOW | | | | BYTE 4 | | | BLO | CK CO | UNT | | | | | BYTE 5 | r | а | 0 | 0 | 0 | s | s | s | #### 7.9 WRITE Command (HEX OA) This command causes the number of blocks specified by byte 4 to be transferred from the host to the LUN. The command executes an implied seek to the starting sector specified. Up to 256 blocks can be transferred with a single WRITE command (If byte 4 is equal to zero, 256 sectors will be transferred). | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|--------|-----|-----|-----|-----|------|---------|--------|----|---| | 1 | BYTE O | | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | | 1 | BYTE 1 | . | 0 | LU | J N | | HEAD | NUMBE | ER | | | 1 | BYTE 2 | : 1 | CYI | LHI | | SE | CTOR, 1 | NUMBER | } | | | ١ | BYTE 3 | . | | | | CY | LINDE | R LOW | | | | I | BYTE 4 | . | | | BLC | CK C | OUNT | | | | | ١ | BYTE 5 | | r | 0 | 0 | 0 | 0 | s | s | s | #### 7.10 SEEK Command (HEX OB) This command causes the device addressed by the LUN to be physically positioned to the cylinder as defined in bytes one to three. No attempt to verify seek position is made until a READ or WRITE command is issued. Completion status is returned to the host immediately after issuing all required step pulses. This allows overlap seek operations. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|----|----|-----|-------|--------|---|---| | BYTE O | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | | BYTE 1 | 0 | LU | JN | | HEAD | NUMBER | ₹ | 1 | | BYTE 2 | CYL | ΗI | 0 | 0 | 0 | 0 | 0 | 0 | | BYTE 3 | | | | CYL | INDER | LOW | | 1 | | BYTE 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BYTE 5 | r | 0 | 0 | 0 | 0 | s | s | s | 7.11 INITIALIZE DRIVE CHARACTERISTICS Command (HEX OC) This command allows the host to specify disk drive parameters for the specified LUN. This allows the controller to communicate with a wide variety of drives from the same or different vendors. The associated Parameter List, including all characteristics of the drive connected, is sent to the controller during the Data Out phase of the command execution. There is no access to the drive during execution of this command. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|------|------|-----|----|---|---|---| | BYTE O | 0 | 0 | 0 | 0 | 1 | 1 | 0 | ň | | BYTE 1 | 0 | LUN | | ñ | ñ | Ô | ň | 0 | | BYTE 2 | | 2011 | ZERO | VAI | HE | U | U | U | | BYTE 3 | | | ZERO | | | | | | | BYTE 4 | | | ZERO | | | | | | | BYTE 5 | | | | | | | | | | DILE | | | ZERO | VAL | UE | | | | Once the Device Control Block has been sent, the command enters a Data Out phase for 8 additional bytes configured as follows: | | Parameter Block | | | | | | | | | | |--------|--------------------------------------------|--|--|--|--|--|--|--|--|--| | | <u>7 6 5 4 3 2 1 0</u> | | | | | | | | | | | BYTE O | Maximum Number of Cylinders (MSB) | | | | | | | | | | | BYTE 1 | Maximum Number of Cylinders (LSB) | | | | | | | | | | | BYTE 2 | Maximum Number of Heads | | | | | | | | | | | BYTE 3 | Start Reduced Write Current Cylinder (MSB) | | | | | | | | | | | BYTE 4 | Start Reduced Write Current Cylinder (LSR) | | | | | | | | | | | BYTE 5 | Start Write Precompensation Cylinder (MSR) | | | | | | | | | | | BYTE 6 | Start Write Precompensation Cylinder (LSB) | | | | | | | | | | | BYTE 7 | Set to zero. | | | | | | | | | | BYTES 0-1 - NUMBER OF CYLINDERS : These 2 bytes specify the maximum number of cylinders on the Disk drive. The controller is capable to address up to 1024 cylinders. BYTE 2 - NUMBER OF HEADS: The value of this byte specifies the number of user heads on the Disk drive. The controller accepts a maximum of up to 16 heads with a value of 15 (HEX OF). Any value greater than HEX O7 causes the reduced write current (WSI) function to be disabled. BYTE 3-4 - START REDUCED WRITE CURRENT CYLINDER: These 2 bytes specify the cylinder address where reduced write current is first applied. Reduced write current is applied to all cylinders greater than or equal to the value of these 2 bytes. This function is disabled for Removable and Fixed/Removable drives. BYTE 5-6 - START WRITE PRECOMPENSATION CYLINDER: These 2 bytes specify the cylinder address where write precompensation is first applied. Write precompensation is applied to all cylinders greater than or equal to the value of these 2 bytes. The amount of write precompensation is 12 nsecs. 7.12 READ ECC BURST ERROR LENGTH Command (HEX OD) This command returns one byte of data during the Data In phase of the command execution. This byte contains the length of the ECC error detected during the most recent correctable data field error and will be a value in the range of 1 through 5. 7.13 READ DATA FROM SECTOR BUFFER Command (HEX OE) The controller data buffer is transferred to the host as if a single sector READ has occured. The number of bytes returned is determined by the jumper selected block size. This command issued after a WRITE DATA TO SECTOR BUFFER command can be used as diagnostic function to check the controller buffer data integrity. No access to the drives occur during the command execution. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|-----|-------|-----|---|---|-----| | BYTE O | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | | BYTE 1 | | | ZER | O VA | LUE | | | j | | BYTE 2 | | | ZER | O VAI | LUE | | | ı | | BYTE 3 | | | ZER | O VAI | LUE | | | - 1 | | BYTE 4 | | | ZER | O VAI | LUE | | | - 1 | | BYTE 5 | | | ZER | O VAI | LUE | | | - 1 | 7.14 WRITE DATA TO SECTOR BUFFER Command (HEX OF) This command causes data to be written from the host to the controller data buffer as if a single sector WRITE has occured. This command issued before a READ DATA TO SECTOR BUFFER command can be used as diagnostic function to check the controller buffer data integrity. No access to the drives occur during the command execution. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|-----|-------|-----|---|---|---| | BYTE O | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | BYTE 1 | | | ZEI | RO VA | LUE | | | | | BYTE 2 | | | ZEI | RO VA | LUE | | | 1 | | BYTE 3 | | | ZEI | RO VA | LUE | | | | | BYTE 4 | | | ZEI | RO VA | LUE | | | | | BYTE 5 | | | ZEI | RO VA | LUE | | | | 7.15 ASSIGN ALTERNATE TRACK Command (HEX 11) This command is used to assign an alternate track to the track specified in bytes 1 to 3, so that any future accesses to the blocks on the specified track cause the controller to automatically access those blocks on the alternate track. This command sets flags in the ID field and writes the alternate track address in all blocks on the specified track. The alternate track is then formatted with flags set to indicate that this track has been assigned as an alternate track. Future direct accesses to the alternate track will result in an error. Interleave factor of zero is set to one. | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|--------|-----|-----|----|--------|------|--------|-------|-----| | ı | BYTE O | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | ı | BYTE 1 | 0 | LUN | | | HEAD | NUMBER | 3 | | | ı | BYTE 2 | CYL | ΗI | 0 | 0 | 0 | 0 | 0 | 0 | | ١ | BYTE 3 | | | CY | LINDER | LOW | | | | | ١ | BYTE 4 | 0 | 0 | 0 | | INT | CERLEA | VE VA | LUE | | Į | BYTE 5 | r | 0 | 0 | 0 | 0 | s | s | s | The following 4 bytes, representing the alternate track address, are sent to the controller during the Data Out phase of the command execution. | | 7 | 6 | - 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|----|------|-----|-------|--------|---|---| | BYTE O | 0 | 0 | 0 | | HEAD | NUMBER | | | | BYTE 1 | CYL | ΗI | 0 | 0 | 0 | 0 | 0 | 0 | | BYTE 2 | | | CYLI | NDE | R LOW | | | | | BYTE 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Note: Data written on the original track as well as on the alternate track will be destroyed. The controller does not check if the track assigned as alternate track has been previously used as alternate track for another track. A track assigned as an alternate may not have an alternate track assigned to it. #### 7.16 CHANGE CARTRIDGE Command (HEX 1B) This command is valid only for Removable disk drives. The command causes the "Change Cartridge" line $(J2-Pin\ 2)$ to be asserted for a period of one (1) millisecond. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|-----|-------|-----|---|---|-----| | BYTE O | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 1 | | BYTE 1 | | | ZER | O VAI | LUE | | | _ | | BYTE 2 | | | ZER | O VAI | LUE | | | 1 | | BYTE 3 | | | ZER | O VAI | LUE | | | 1 | | BYTE 4 | | | ZER | O VAI | LUE | | | - 1 | | BYTE 5 | | | ZER | O VAI | LUE | | | - 1 | # 7.17 COPY Command (HEX 20) This command copies a specified number of blocks (byte 4) from a Source LUN to a Destination LUN. Source and Destination LUN's may be the same. Block sizes on both Source and Destination LUN's must be identical. Because the controller uses its internal buffer, no data is transferred to the host. | | COPY Device Control Block | |--------|---------------------------| | | 7 6 5 4 3 2 1 0 | | BYTE O | 0 0 1 0 0 0 0 0 | | BYTE 1 | O SOURCE LUN HEAD NUMBER | | BYTE 2 | CYL HI SECTOR NUMBER | | BYTE 3 | CYLINDER LOW | | BYTE 4 | BLOCK COUNT | | BYTE 5 | O DEST. LUN HEAD NUMBER | | BYTE 6 | CYL HI SECTOR NUMBER | | BYTE 7 | CYLINDER LOW | | BYTE 8 | NOT USED | | BYTE 9 | r A O O s s s | Note: If source and destination LUNs have different step rates, the step rate specified in the control byte should be the slower of the two. ## 7.18 RAM DIAGNOSTIC Command (HEX EO) This command performs a pattern test on the internal controller buffer. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|---|-----|-------|-----|---|---|-----| | BYTE O | 1 | 1 | 1 | . 0 | 0 | 0 | 0 | 0 | | BYTE 1 | 1 | | ZER | O VAL | UE | | | | | BYTE 2 | i ' | | ZER | O VAL | JUE | | | | | BYTE 3 | l | | ZER | O VAL | JUE | | | 1 | | BYTE 4 | 1 | | ZER | O VAL | UE | | | | | BŸTE 5 | | | ZER | O VAL | UE | | | - 1 | 7.19 READ ID Command (HEX E2) This command returns 4 bytes of the ID field of the sector specified during the Data In phase of the command execution. Only one sector is processed per READ ID command. | _ | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|--------|-----|-----|-----|----|--------|------|--------|---|-----| | | BYTE O | | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | | 1 | BYTE 1 | - 1 | 0 | LUN | | | HEAD | NUMBER | | Ĭ | | 1 | BYTE 2 | | CYL | ΗI | 0 | 0 | 0 | 0 | 0 | 0 | | | BYTE 3 | | | | CY | LINDER | LOW | - | • | ı ı | | 1 | BYTE 4 | - 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | L | BYTE 5 | 1 | r | 0 | 0 | 0 | Ō | s | s | s | | | | | READ | ID De | scrip | tor | Block | | | | |--------|--------------|------|------|-------|-------|-----|-------|----|--|--| | | 7 | 6 | 5 | 4 | 3 - | 2 | 1 | 0 | | | | BYTE O | 0 | 0 | 0 | 0 | 0 | 0 | CYL | HT | | | | BYTE 1 | CYLINDER LOW | | | | | | | | | | | BYTE 2 | | HEAD | | | | | | | | | | BYTE 3 | | | | SECTO | R | | | | | | 7.20 DRIVE DIAGNOSTIC Command (HEX E3) This command causes the controller to perform the following drive functions; recalibrate sequentially seek to every track and read sector 0. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|-----|------|------|----|---|---|-----| | BYTE O | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | | BYTE 1 | 0 | LUN | 1 | 0 | Ō | Õ | õ | ô | | BYTE 2 | | | ZERO | VAI. | UE | • | · | ١ | | BYTE 3 | | | ZERO | | | | | - 1 | | BYTE 4 | | | ZERO | | | | | - 1 | | BYTE 5 | r | 0 | 0 | 0 | 0 | s | s | s | | | | | | | | | | | 7.21 CONTROLLER INTERNAL DIAGNOSTICS Command (HEX E4) This command causes the controller to perform some internal diagnostics including ROM Checksum and Sequencer self-test. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|------|-----|-----|---|---|---| | BYTE O | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | | BYTE 1 | | | ZERO | VAI | LUE | _ | - | • | | BYTE 2 | | | ZERO | VAI | LUE | | | | | BYTE 3 | | | ZERO | VAI | LUE | | | | | BYTE 4 | | | ZERO | VAI | LUE | | | | | BYTE 5 | | | ZERO | VAI | JUE | | | | 7.22 READ LONG Command (HEX E5) This command returns the Block size equal to the jumper selected sector size ( 256, 512 or 1024) of data plus 4 bytes of ECC data. | | READ | LONG | Devic | e Co | ntrol | B1oc | k | |--------|--------|------|--------|------|-------|------|---| | | 7 6 | 5 | 4 | 3 | 2 | 1 | 0 | | BYTE O | 1 1 | 1 | 0 | 0 | 1 | . 0 | 1 | | BYTE 1 | O LU | N | H | IEAD | NUMBE | R | l | | BYTE 2 | CYL HI | | SECT | OR N | UMBER | | | | BYTE 3 | | | CYLI | NDER | LOW | | | | BYTE 4 | | BLOG | CK COU | INT | | | | | BYTE 5 | r 0 | 0 | 0 | 0 | s | s | s | 7.23 WRITE LONG Command (HEX E6) This command requires the Block size to be equal to the jumper selected sector size ( 256, 512 or 1024) of data plus 4 bytes of ECC data. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|---------|-------|--------|---|---| | BYTE O | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | | BYTE 1 | 0 | LUN | | F | HEAD | NUMBER | | | | BYTE 2 | CYL | ΗI | | SECT | ror i | NUMBER | | | | BYTE 3 | | | | CYL | INDE | R LOW | | | | BYTE 4 | | | BLO | OCK COU | JNT | | | | | BYTE 5 | r | 0 | 0 | 0 | 0 | s | s | s | #### APPENDIX A #### BIOS CONFIGURATIONS #### A.1 INTRODUCTION This Appendix defines the drive types supported by each BIOS. In order to support most of the drives available in the industry, several versions of BIOS are offered. The firmware to determine which configuration is supported is contained in a BIOS-EPROM located near the 62 Pin card edge connector. This firmware interprets the jumper W1, W2, W3, W4 configuration on the controller. This scheme provides ease of use and flexibility by only requiring the user to change jumpers when connecting different drives to the controller. #### Considerations: - The maximum capacity supported by IBM PC is 33 Megabytes per drive. - The controller includes 4 jumpers Wl to W4 allowing 16 choices. - The IBM operating system MSDOS does not recognize drives according to vendor name as listed in the next tables but with the following characteristics: - Number of cylinders - Number of heads $\,$ – Where to start to apply Write Precompensation Therefore any compatible drive having the same parameters as defined in the BIOS tables will fit. #### A.2 BIOS #1002411 (MODEL 5510-2) Configuration Each LUN (Logical Unit Number) can independently support one of four drive types. | | | 22717/1027 | | | | | |-----|-----|---------------------|------|--------|----------|--| | | | DRIVE/MODEL | | | WRITE | | | | | OR COMPATIBLES | #CYL | #HEADS | PRECOMP. | | | LUN | 0 | | | | • | | | W4 | W.3 | | | | | | | 1 | 1 | DMA 360 (removable) | 612 | 2 | 400 | | | 1 | 0 | MINISCRIBE 3012 | 612 | 2 | 128 | | | 0 | 1 | SEAGATE ST419 | 306 | 4 | 128 | | | *0 | Ō | | | | | | | | U | SEAGATE ST412/ST212 | 306 | 4 | 128 | | | | | | | | | | | LUN | T | | | | | | | W2 | W 1 | • | | | | | | 1 | 1 | DMA 360 (removable) | 612 | 2 | 400 | | | 1 | 0 | MINISCRIBE 3012 | 612 | 2 | 128 | | | 0 | 1 | SEAGATE ST419 | 306 | 6 | 128 | | | *0 | ō | SEAGATE ST412/ST212 | | - | | | | . 0 | U | SERGRIE S1412/S1212 | 306 | 4 | 128 | | #### Jumper Definitions: - 0 = No jumper installed - 1 = Jumper installed - \* = As shipped A.3 BIOS #1002450 MODEL 5510-3 Configuration | W1 | JUMI<br>W2 | PERS<br>W3 | W4 | DRIVE/MODEL<br>OR COMPATIBLES | #CYL | #HEADS | WRITE<br>PRECOMP. | |------------------|------------------|------------------|------------------|-------------------------------------------------------------------|--------------------------|--------------------|--------------------------| | 1<br>1<br>1 | 1<br>1<br>1 | 1<br>1<br>0<br>0 | 1<br>0<br>1<br>0 | MAXTOR XT1140<br>CMI 6426<br>ATASI 3030<br>QUANTUM Q520 | 918<br>640<br>645<br>512 | 15<br>4<br>5<br>4 | -<br>256<br>320<br>256 | | 1<br>1<br>1<br>1 | 0<br>0<br>0 | 1<br>1<br>0<br>0 | 1<br>0<br>1<br>0 | VERTEX V170<br>DMA 360 (REMOV.)<br>ATASI 3046<br>SEAGATE ST419 | 987<br>612<br>634<br>306 | 7<br>2<br>7<br>6 | -<br>400<br>320<br>128 | | 0 0 | 1<br>1<br>1<br>1 | 1<br>1<br>0<br>0 | 1<br>0<br>1<br>0 | MAXTOR XT1105<br>QUANTUM Q540<br>FUJITSU 2243<br>SEAGATE ST225 | 918<br>512<br>754<br>612 | 11<br>8<br>11<br>4 | 256<br>-<br>256 | | 0<br>0<br>0<br>0 | 0<br>0<br>0<br>0 | 1<br>1<br>0<br>0 | 1<br>0<br>1<br>0 | CDC 9415-36<br>MINISCRIBE 3012<br>CMI 6640<br>SEAGATE ST412,ST212 | 697<br>612<br>640<br>306 | 5<br>2<br>6<br>4 | 256<br>128<br>256<br>128 | #### Jumper Definitions: 0 = No jumper installed 1 = Jumper installed \* = As shipped #### A.4 BIOS #1002451 MODEL 5510-4 Configuration This version supports both LUNs on one physical drive. The drive is divided so that the outer cylinders are assigned to LUN 0 and the inner cylinders are assigned to LUN 1. The jumpers select one of sixteen drive types. | W1 | JUMI<br>W2 | PERS<br>W3 | W4 | DRIVE/MODEL<br>OR COMPATIBLES | #CYL | #HEADS | WRITE<br>PRECOMP. | |------------------|------------------|------------------|------------------|-------------------------------------------------------------------|--------------------------|--------------------|--------------------------| | 1<br>1<br>1<br>1 | 1<br>1<br>1<br>1 | 1<br>1<br>0<br>0 | 1<br>0<br>1<br>0 | MAXTOR XT1140<br>CMI 6426<br>ATASI 3030<br>QUANTUM Q520 | 918<br>640<br>645<br>512 | 15<br>4<br>5<br>4 | 256<br>320<br>256 | | 1<br>1<br>1<br>1 | 0<br>0<br>0 | 1<br>1<br>0<br>0 | 1<br>0<br>1<br>0 | VERTEX V170<br>DMA 360 (REMOV.)<br>ATASI 3046<br>SEAGATE ST419 | 987<br>612<br>634<br>306 | 7<br>2<br>7<br>6 | 400<br>320<br>128 | | 0<br>0<br>0<br>0 | 1<br>1<br>1<br>1 | 1<br>1<br>0<br>0 | 1<br>0<br>1<br>0 | MAXTOR 1105<br>QUANTUM Q540<br>FUJITSU 2243<br>SEAGATE ST225 | 918<br>512<br>754<br>612 | 11<br>8<br>11<br>4 | 256<br>256 | | 0<br>0<br>0 | 0<br>0<br>0<br>0 | 1<br>1<br>0<br>0 | 1<br>0<br>1<br>0 | CDC 9415-36<br>MINISCRIBE 3012<br>CMI 6640<br>SEAGATE ST412,ST212 | 697<br>612<br>640<br>306 | 5<br>2<br>6<br>4 | 256<br>128<br>256<br>128 | #### Jumper Definitions: <sup>0 =</sup> No jumper installed 1 = Jumper installed \* = As shipped A.5 BIOS #1002452 MODEL 5510-5 Configuration Both LUNs are assigned the same drive parameters, selected from one of sixteen drive types. | W1 | JUMI<br>W2 | PERS<br>W3 | W4 | DRIVE/MODEL<br>OR COMPATIBLES | #CYL | #HEADS | WRITE<br>PRECOMP. | |-------------|------------|------------|----|-------------------------------|------|-------------|-------------------| | 1 | 1 | 1 | 1 | MINISCRIBE 6032 | 1024 | 3 | 512 | | 1 | 1 | 1 | 0 | MINISCRIBE 6053 | 1024 | 5 | 512 | | 1 | 1 | 0 | 1 | MINISCRIBE 6074 | 1024 | 7 | 512 | | 1 | 1 | 0 | 0 | MINISCRIBE 6085 | 1024 | 8 | 512 | | 1 | 0 | 1 | 1 | MINISCRIBE 3212 | 612 | 2 | 128 | | | 0 | 1 | 0 | MINISCRIBE 3425 | 612 | 4 | 128 | | 1 | 0 | 0 | 1 | MINISCRIBE 8212 | 615 | 2 | 128 | | 1<br>1<br>1 | 0 | 0 | 0 | MINISCRIBE 8425 | 615 | 4 | 128 | | 0 | 1 | 1 | 1 | QUANTUM Q540 | 512 | 8 | 256 | | ŏ | ī | 1 | Ō | CDC 9415-521 | 697 | 3 | 128 | | ŏ | ī | ō | 1 | CDC 9415-536 | 697 | 3<br>5<br>9 | 128 | | 0- | -1 | Ö | ō | CDC 9415-586 | 925 | 9 | 128 | | 0 | 0 | 1 | 1 | IOMEGA BETA-5 | | | | | ő | Ö | ī | ō | CDC 9415-548 | 925 | 5 | 128 | | ő | ő | Ō | ĭ | CDC 9415-567 | 925 | 7 | 128 | | Ö | 0 | ő | ō | SEAGATE ST412, ST212 | | 4 | 128 | ### APPENDIX B ERROR CODE SUMMARY AND DESCRIPTION #### B.1 - SENSE BYTES At completion of a command, if the Status register reports an error condition (Bit 1 set), the system may issue a REQUEST SENSE command (HEX 03) during which four bytes are returned (Byte 0 through 3 as follows). SENSE BYTES FORMAT | BITS | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----|----|--------|------|-------|--------|------|---| | BYTEO | ΑV | 0 | ERROR | TYPE | | ERROR | CODE | | | BYTE1 | 0 | 0 | LUN | | HE | AD NUM | BER | | | BYTE2 | CYL | ΗI | | | SECTO | R NUMB | ER | | | BYTE3 | | CY | LINDER | LOW | | | | | AV = Address Valid. If set, indicates that the error code in byte O applies to the sector address in bytes 1,2,3. #### B.2 - ERROR TYPE (Bits 5 and 4): | 5 | 4 | | |---|---|-------------------| | | | | | 0 | 0 | Drive Errors | | 0 | 1 | Data errors | | 1 | 0 | Command Errors | | 1 | 1 | Diagnostic Errors | | | | | TYPE O - Drive Error | 5 | 4 | 3 | 2 | 1 | 0 | | |---|---|---|---|---|---|---------------------| | 0 | 0 | 0 | 0 | 0 | 0 | No error | | 0 | 0 | 0 | 0 | 0 | 1 | No Index | | 0 | 0 | 0 | 0 | 1 | 0 | No seek complete | | 0 | 0 | 0 | 0 | 1 | 1 | Write Fault | | 0 | 0 | 0 | 1 | 0 | 0 | Drive not ready | | 0 | 0 | 0 | 1 | 1 | 0 | No track zero found | | 0 | 0 | 1 | 0 | 0 | 0 | Seek in progress | | 0 | 0 | 1 | 0 | 0 | 1 | Cartridge changed | | | | | | | | | TYPE 1 - DATA ERRORS | 5 | 4 | 3 | 2 | 1. | 0 | | |---|---|---|---|----|---|----------------------------------| | 0 | 1 | 0 | 0 | 0 | 0 | ID Read error | | 0 | 1 | 0 | 0 | 0 | 1 | Uncorrectable Data Error | | 0 | 1 | 0 | 0 | 1 | 0 | ID address Mark not found | | 0 | 1 | 0 | 0 | 1 | 1 | Data address mark found | | 0 | 1 | 0 | 1 | 0 | 0 | Sector not found | | 0 | 1 | 0 | 1 | 0 | 1 | Seek error | | 0 | 1 | 0 | 1 | 1 | 0 | Sequencer/DMA failure | | 0 | 1 | 0 | 1 | 1 | 1 | Write protected | | 0 | 1 | 1 | 0 | 0 | 0 | Correctable Data Error | | 0 | 1 | 1 | 0 | 0 | 1 | Bad track | | 0 | 1 | 1 | 1 | 0 | 0 | Unable to read Alt. Track Data | | 0 | 1 | 1 | 1 | 1 | 0 | Illegal Direct Access to Alt Trk | | | | | | | _ | | TYPE 2 - COMMAND ERRORS | 5 | 4 | 3 | 2 | 1 | 0 | | |---|---|---|---|---|---|---------------------------------| | 1 | 0 | 0 | 0 | 0 | 0 | Invalid Command | | 1 | 0 | 0 | 0 | 0 | 1 | Illegal Disk Address | | 1 | 0 | 0 | 0 | 1 | 0 | Illegal Function for Drive Type | | 1 | 0 | 0 | 0 | 1 | 1 | Volume Overflow | TYPE 3 - DIAGNOSTIC ERRORS | 5 | 4 | 3 | 2 | 1 | 0 | | |---|---|---|---|---|---|----------------------| | 1 | 1 | 0 | 0 | 0 | 0 | RAM error | | 1 | 1 | 0 | 0 | 0 | 1 | EPROM checksum error | #### B.3 DESCRIPTION OF ERROR CODES #### B.3.1 TYPE O - ERROR CODE DESCRIPTION - 00 No error or no sense information. Indicates that there is no specific sense information to be reported for the designated Logical Unit Number. This is the case for the successful completion of the previous command. - 01 No Index signal from the disk drive. The drive was ready but the controller did not detect the Index signal coming from the drive interface control cable indicating the beginning of the track. The controller waited at least three seconds. This error may occur during the following commands; FORMAT DRIVE, FORMAT TRACK, FORMAT BAD TRACK, ASSIGN ALTERNATE TRACK. Verify the cable and connector before investigating drive or controller problems. - 02 No Seek Complete. The controller did not receive the Seek Complete signal coming from the drive, indicating that the step function issued has been completed. The controller waited at least three seconds before reporting this error. - 03 Write Fault received from the drive. The Write Fault signal is sampled before turning on Write Gate on and after turning Write Gate off. Consult the disk drive specifications for all possible conditions reporting this error. Check the drive power supply voltage and drive connector. - 04 <u>Drive</u> <u>Not</u> <u>Ready</u>. This status occurs when the selected drive is not ready. The drive may not be at its optimum speed. Absence of cartridge or media inserted in the drive will also cause this status. Check the drive power supply and drive connector if this status persists. - 06 No Track zero found. During a RECALIBRATE command the controller issues step pulses and checks for Track zero after every step. This error occurs if the controller issued 5 more steps than the total number of cylinders, as currently defined for this LUN, and did not detect the Track zero signal from the drive. - O8 Seek in progress. This error code is returned only in response to a REQUEST SENSE (HEX 00) command. The drive does not indicate "seek complete" and may be busy seeking to the location defined by the previous SEEK command. This error code is to be expected when overlapping seeks to the different drives connected to the controller are issued. The controller will keep reporting this code until the disk drive sends the Seek Complete signal. - O9 Cartridge Changed. The controller received the Cartridge Changed signal from the drive indicating that the door was opened and closed (with the possibility that the cartridge was changed). - B.3.2 TYPE 1 ERROR CODE DESCRIPTION - 10 ID Read error. The controller was not able to find the specified sector. The controller was able to read at least one ID field and determined that it was on the right track, but detected an ID field ECC error. The disk may have a flaw in this particular location. - 11 Uncorrectable Data error. The controller detected a data field error that could not be corrected by the ECC. The burst error length might be greater than the limits of capability of the ECC, or the error might have involved a multiple burst on the media. The data block is not transferred to the host. The command stops its execution when encountering this condition, and does not exhaust the block count. The last data block sent to the host was the last good block for which no error was encountered. The Sense Bytes of the REQUEST SENSE command sent following this error will report the Logical Block address at which the error occured. The data block that contains the error can be accessed by a Read Data from Sector Buffer command. This command will return the block involved, provided that no other command (including REQUEST SENSE command) has been issued since the Uncorrectable Data error occured. - 12 ID Address Mark not found. The controller was not able to read any ID fields on this track. The selected disk head might be over an unformatted track or there is a failure in the read circuitry. - 13 <u>Data Address Mark not Found</u>. The controller was able to read the sector ID but the Data Address Mark was not detected after 512 byte times or an address mark was detected but the byte value did not compare with the expected value. - 14 <u>Sector not found</u>. The controller was able to read at least one ID field and determined that it was on the right track, but could not find the specified Address Mark. The disk may have a flaw in this particular location. - 15 <u>Seek error</u>. The controller could not find the specified ID field, and there was a mis-compare of the cylinder or head address between the recorded and the target ID fields. - 16 <u>Sequencer/DMA Failure</u>. Data overrun/underrun internal to the controller. - Write Protected. During WRITE commands, the Removeable Disk drive sent the Write Protect signal to the controller indicating that the media is protected for write operations. - 18 Correctable ECC error. This error indicates that the block which contains an error could have been corrected by the ECC algorithm but ECC correction has been disabled. The data block involved is sent to the host with the error corrected. The command execution is stopped at this sector and the block count is not exhausted. Note that if correction is enabled and if the error was corrected by the ECC, the controller will not report any error. - 19 <u>Bad Track.</u> The controller detected that the specified sector is on a track that has been flagged in the ID field as bad by the FORMAT BAD TRACK command. It is not possible to access the sectors on a flagged bad track. - 1C <u>Unable to read Alternate Track Data</u>. During an access to a specified sector, the controller found a track with the "Bad track" Flag and the "Alternate track assigned" Flag set in the ID field. The controller stepped the drive to the alternate track but was unable to locate the specified sector on the alternate track, or found that the Alternate Track Flag was not set in the ID field. - 1E <u>Illegal Direct access to Alternate Track</u>. The controller received a command with the Sector Address corresponding to an alternate track, and found the "Alternate track" Flag set in the ID field. Tracks reserved as alternates may not be accessed directly by a data transfer command. These tracks are only accessed by the controller's automatic handling of media defects. - B.3.3 TYPE 2 ERROR CODE DESCRIPTION - 20 <u>Invalid Command</u>. The controller decoded a command code that it does not support. - 21 <u>Illegal Disk Address</u>. The controller received a command with a Sector Address beyond the capacity of the drive. Check the number of cylinders, heads and sector size that the drive is configured for. - $\frac{111 \text{ega1 Function for Drive Type.}}{(\text{HEX 1B}) \text{ was issued to a LUN assigned as a Fixed drive type.}}$ - $\frac{\text{Volume Overflow.}}{\text{command, the end}} \quad \text{After the commencement of a multiblock}$ - B.3.4 TYPE 3 ERROR CODE DESCRIPTION - $30~~\underline{RAM~error}$ . The controller detected a data error with its internal RAM buffer of 2K bytes. - 31 $\overline{\text{EPROM Checksum error.}}$ A checksum error was detected in the $\overline{\text{EPROM.}}$