#### **MEMORANDUM** DATE: AUGUST 8, 1985 SUBJECT: HIGH PERFORMANCE DISK DRIVES FROM: S. BLIGHTMAN TO: D. SMITH CC: A. ABBOTT C. KARZAG J. CARROLL S. VINELLA T. FRANEY H. WALLACE With the coming of the S114, and probably future controllers supporting 3 megabytes/second, the subject of how we test these is going to become more of an issue. I don't know how expensive the new drives are going to be but I suspect the price will be substantial. I noticed that you budgeted three new Fujitsu 2333 drives at a cost of \$6,000.00 each for the testing of our 2.5 megabytes/second controllers. I suspect that you have already purchased the first one, but I suggest that we talk about a solution that may save us having to buy one or both of the other drives and also solve the 3 megabytes/second problem at the same time. I suggest we look at designing and building a disk emulator in the vein of the Tapeworm. It would seem to me that the disk emulator would be a very simple project and could be done with no intelligence in the architecture. I imagine using a 64K or 128K byte buffer to emulate maybe two cylinders of two tracks each. The memory could be accessed byte wide and the data passed through a serializer/deserializer for conversion to the SMD interface. The high order address bits would be driven by the cylinder and head registers, and the low order bits supplied by a free running counter to simulate a rotating disk. Refresh could be performed on sector boundaries while transmitting the sector pulse. In order to test the high order bits of the SMD bus, we may have to play some games but I think that can be done too. In order to support the ECL drivers and receivers for the enhanced SMD interface, we would have to include both a +5V and a -5V supply. However, since it would not have any intelligence, I think the cost of this device should be no more than the Tapeworm. Providing we all agree this is a sensible thing to do, and since, as you know, Engineering resource is in high demand at the moment, I wondered whether you may have someone who might like to do this. Engineering would, of course, be willing to supply some guidance in this project. Let me know what you think. /rhs perse / of 3 ## Rework For SO3 Emulator Proto Build W/0 # S003A00-0007 (5 boards) The following is a list of additional and replacement parts required to remork 5 boards: | P/n | Description | aty | |---------|------------------|-----------------------| | 1400019 | Res, 20KSZ | 10 | | 1800005 | Cap, 6,8 MF | (0 | | 3100008 | Socket, 14P, DIP | $\sigma_{\mathbf{j}}$ | | 20006 | Header, 26P | 10 | SPECTA LOCK ### ENGINEERING CHANGE ORDER Form 4-8600003, 9/84 | | | | Form 4-8600003, 9/84 | | |---------------------------------------|----------|----------------|----------------------|--| | | REVORK I | DELETIONS | Page of | | | No. | From | To | Notes | | | | 35-5 | cut trace | component side | | | 7 | 35-9 | cut trace | solder side | | | 3 | @ RI | Remove<br>port | | | | 4 | @ R2 | | | | | 5 | e c3 | | | | | 6 | 0 C7 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ### ENGINEERING CHANGE ORDER Form 3-8600004, 9/84 | | | | Form 3-8600004, 9/84 | |------------------|------------|---------------|-------------------------------| | REWORK ADDITIONS | | | Page of _ | | No. | From From | To | Notes | | 1 1 | 3R-7 | 35-7 | | | 2 | 3R-14 | 4R-14 | | | 3 | 5R-7 | 55-7 | | | 4 | 5R-14 | 5P-16 | | | 5 | 4M-6 | 414-1 | | | 6 | 4M-7 | 2K-7 | | | 7 | 17-9 | 6W-13 | | | Y | 75-11 | 6N-1 | | | 9 | 6h-2 | 6M-12 | | | 10 | 611-11 | 35-5 | | | 11 | 411-11 | CR4-2(-) | connect to feed thru directly | | | | | above square pad on CRY | | 12 | 417-9 | 35-9 | | | 13 | 417-19 | 47-10 | | | 14 | 6N-7 | 6n-8 | Connect to ground via | | 15 | @ RI | Add component | | | 16 | @R2 | | | | 17 | @ C3 | | 3 6.8 UF (18-05) | | 18 | @ C7 | | | | 19 | @ 3R | | 1 14 Pin Dip socket (31-08) | | 20 | @ 5R | | Renove pins 2-6 and 9-13 | | 21 | @DS1-DS8 | | 1 26 Pin Header (32-06) | | 22 | @ DS9-DS16 | V | S cut to size - NOTE: | | <u> </u> | | | Headers to be installed on | | | | | Solber Side | | | | | | | | | | | # TAPEWORM MOD (for 534) Prove wire from 12A-11 to 4A-13 Add IK SIP - Pin 1 to 14E-20 74LSOS + socket to location 1C Change PROMs in 2B, 4B, 4C, 7B, 95 to revision H2. Add wire 12A-11 10 1C-2 2H-6 1C-1 1c-3 LA-13 CERSW-2 GND CERSW-3 4E-19 4E-19 16F-10 16 A-9 16A-12 16F-12 OF-14 16A-8 221-11 72.42 226-10 HER5W-2 640 HEKSW-3 145-18 14E-18 16A-13 167-11 220-13 22C-12 7A-4 J2-26 J2-40 Switch contact 2 is tied to ground, as it was. Switch contact 2 is tied to ground, as it was. Switch contact 3 is connected to 22C-6. Tape worm Switch, LED & Header Placement 2-22-85 DLS IC Placement per Twin Industries Mount 11:05 36" of board 4- ``` EnroR LOG Pin 3A 20 B 16 90 16 10 C 17B pin 2 18B Pin 2 19B 24 7 B 24 9B 10 4D Pin CIZD 10 PIN 14D 10 Pin 40 20 D PIN 14 5 13 A 80 14 . . 5 3A Pin 11 (Neavest) ``` ``` 28 PIN 12 5 4B 12 7B pin 12 9B PIN 12 PIN 12 40 PIN 17B 5 18B 19 B ۷, 9 A Pin 19 10 A PIN 2 D PIN 30 30 PIN 4 D 30 14 D 1 CONNECT TO (Nearest) 3A pin 16 cut Delete To @ 2c pin 11 CONNECT TO 19B pin 1 ``` D2C pin 1 CONNECT TO 12A pin 6 De 2A is wrong Socket (See Comertins to wie list) DI2D pin 20 is wrong should go to pin 30 pin 20 is CONNECT To G (See Connections to win List) DI4 A pin 13 missing Wiving to 22A pin 5 SPROR Log S/B 1 3A-1 to BAPi 20 1 3A PIN / 293 - 1 to 2010 - 20 Pin / 20B V 7C-16-9-16 90 Pin 16 PIN 16 1 9c-16 -> 10 = 16 10C 1205-20 - 196-2 17B pin 2 1911-2 -180 - 2 18B PIN 2 178 pm 2 <180-2 > 170-2 12B-24 = 7B-24 4B-24 = 9B-24 1Should apply 5 V. 7B PN 24 9B PN 24 Q DB PIN 12 4B PIN 12 7B PIN 12 9B PIN 12 should connect to Ground 40 pin 12 @ 2A Wrong Socket (AND Wiring is Wrong IN the back) Sip Socket Purd Gad + pin & > GNO #### SØ3 Master Diskette The SØ3 Master Diskette contains the following files : - SØ3P1.SCH - SØ3P1Ø.SCH These files are the PCAD schematic files for each of the 10 pages. SØ3P1.PLT - SØ3P1Ø.PLT These files are the PCAD plot files for each of the 10 pages in HP format. SØ3PANEL.SCH This file is the PCAD schematic file for the front panel. SØ3PANEL.PLT This file is the PCAD plot file for the front panel in HP format. SØ3A.REW This file contains the rework instructions for revision A of the artwork of the SØ3 PCB. SØ3.BOM This file is the Bill of Material file generated by running the PCNETS extract program on the 10 schematic sheets. SØ3.TEL This file is the package and net list file generated for the TELESIS system by running the PCNETS extract program on the 10 schematic sheets. SØ3.MAN This file is the manual describing the product. It has been generated using WORDSTAR and must be printed using WORDSTAR. - SØ3\_2EAØ.PAL, SØ3\_2KAØ.PAL, SØ3\_2VAØ.PAL, SØ3\_2WAØ.PAL These files are the PALASM source files for the 4 PALs. - SØ3\_2EAØ.PIN, SØ3\_2KAØ.PIN, SØ3\_2VAØ.PIN, SØ3\_2WAØ.PIN These files are the pin files generated by PALASM for the 4 PALs. - SØ3\_2EAØ.JED, SØ3\_2KAØ.JED, SØ3\_2VAØ.JED, SØ3\_2WAØ.JED These files are the JEDEC files generated by PALASM for the 4 PALs. They can be downloaded directly to the DATAIO programmer to blow the fuses in the 4 PALs. If transfered to the PDP11 first, the files must be transfered using XMODEM since the files contain special control characters. - SØ3\_2XAØ.PLE, SØ3\_6ZAØ.PLE These files are the PLEASM source files for the two miscellaneous PROMs. - SØ3\_2XAØ.HEX, SØ3\_6ZAØ.HEX These files are the HEX format files generated by PLEASM for the two PROMs. They can be downloaded directly to the DATAIO programmer to blow the fuses in the two PROMs. - SØ3TAØ.MAC This file is the source for the firmware of the tape emulator. This source may be used by the meta-assembler on the PDP11. #### SØ3TAØ.LST This file is the list file of the firmware of the tape emulator. It is generated by running the meta-assembler on the PDP11. #### SØ3TDEF.MAC This file is the definition source file for the tape emulator. #### SØ3TDEF.LST This file is the list file of the firmware definitions of the tape emulator. It is generated by running the meta-assembler on the PDP11. #### SØ3TAØ.PRM This file is the PROM object file generated by running the meta-assembler on the PDP11. It can be used by the DATAIO program to download the PROM information for the tape emulator to the DATAIO programmer. #### READ.ME This file.