# VISUAL 200 VIDEO DISPLAY TERMINAL MAINTENANCE MANUAL # VISUAL 200 # VIDEO DISPLAY TERMINAL MAINTENANCE MANUAL January, 1980 # **SAFETY WARNING** Hazardous voltages 115, 220 VAC and 15 KV DC are present when the terminal is on, and may remain after power is removed. Use caution when working on internal circuits, and do not work alone. When handling the cathode ray tube caution is required as the internal phosphor is toxic. Safety goggles and gloves must be used whenever the CRT tube is handled. Should the tube break, skin or eyes exposed to the phosphor, rinse the affected area with cold water and consult a physician. This terminal is supplied with a cord set which includes a safety ground. Do not use this terminal with an ungrounded outlet, missing ground pin, or use any adaptor which will defeat the safety ground. Insure that power is turned off before connecting or disconnecting the keyboard cable. This manual is published and distributed by Visual Technology Inc. Every effort has been exercised to insure its accuracy and completeness. The contents are subject to change without notice and this manual may not reflect the latest changes. Consult the sales department for latest changes. # **TABLE OF CONTENTS** | Section | | Page | |---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------| | . 1 | ARCHITECTURE | 1 | | 2 | THEORY OF OPERATION 2.1 Master Timing and Video Refresh Timing 2.2 Video Refresh (Data Transfer) 2.2.1 Smooth Scroll Video Refresh 2.3 Microprocessor Addressing 2.3.1 Program Memory Addressing 2.3.2 Data Memory Addressing 2.3.3 Device Addressing 2.3.3.1 Keyboard Operation 2.3.3.2 Status Register and Baud Rate Generator 2.3.3.3 USART 2.3.3.4 PIO 2.3.3.5 Select Video Line 2.3.3.6 Reset DMA Inhibit 2.3.3.7 VTAC 2.3.3.8 Reset Video Attributes 2.4 Interface Operation | 3<br>3<br>4<br>6<br>6<br>6<br>6<br>6<br>7<br>7<br>7<br>7<br>7<br>8<br>8 | | | 2.5 Self Test | 9 | | 3 | SPARE PARTS AND TOOLS 3.1 Spare Parts 3.1.1 TV Monitor Subassembly 3.1.2 Keyboard Assembly 3.1.3 Main PCB 3.1.4 PROM/ROM Assignments 3.2 Spare Subassembly Recommendations 3.2.1 Active Component Recommendations 3.3 Tools | 13<br>13<br>13<br>13<br>13<br>13<br>14<br>14<br>14 | | 4 | TEST METHODS | 17 | | 5 | MNEMONIC LIST | 19 | | 6 | I.C. DATA SHEETS | 23 | | 7 | TV MONITOR | | | 8 | SCHEMATIC AND TIMING DIAGRAMS | | #### 1. ARCHITECTURE The Visual 200 is a microprocessor (Z80) based terminal composed of SSI and MSI logic elements. The communications receiver and transmitter (USART) and the video refresh are interrupt driven. The video refresh utilizes a DMA cycle in order to minimize processor overhead. Program memory consists of PROM or ROM in two 24 pin sockets for a total of up to 12288 Bytes. Data memory consists of 4096 Bytes of dynamic RAM with 1920 words used as display memory (80 characters per line and 24 lines). Additional RAM of 128 Bytes is used as a DMA buffer. All timing is derived from a single crystal controlled oscillator operating at 33.48 MHz. Each frame is refreshed at 60 Hz. (50 Hz.) rate in an overlapped manner rather than using an interlaced scan. This provides all of the video information required and allows refresh to occur twice as often as compared with television, resulting in reduced flicker while allowing the use of faster, brighter phosphor. Each character is made up from a $7 \times 9$ dot matrix in a $9 \times 12$ field. Lower case characters are formed in a $7 \times 11$ matrix. While 80 characters are displayed on each line, the timing allows 100 character times per line including Horizontal Sync. timing, resulting in the display being centered horizontally on the screen. Vertically, each frame consists of 24 character lines, each 12 raster lines tall. While this requires 288 raster lines, the Visual 200 generates 310 lines (60 Hz.) or 372 lines (50 Hz.) to center the display vertically and to provide proper synchronizing with the power line frequency. The following calculations describe the above relationships. (60 Hz.) (9 dots width per character) (100 characters per line) (310 raster lines per frame) (2) = 33.48 MHz. (50 Hz.) (9 dots width per character) (100 characters per line) (372 raster lines per frame) (2) = 33.48 MHz. Figure 1-1. Block Diagram #### 2. THEORY OF OPERATION The Visual 200 printed circuit board contains all logic components and power supply components except for the transformer. The printed circuit board is laid out in a geographic manner allowing the schematic diagrams to serve as the assembly drawing normally required to locate various parts. The PCB is organized in 9 rows lettered from the bottom from A to K, and in 11 columns numbered from left to right from 1 to 11. #### 2.1 MASTER TIMING AND VIDEO REFRESH TIMING Sheet 5 of the schematics contains the crystal oscillator operating at 33.48 MHz. This clock signal is divided by 2 (A1) forming Data Rate Clock (DRC) at 16.74 MHz. DRC is divided by 8 (C1) to form the processor clock (PCLK) at 2.09 MHz. DRC also feeds the 5 stage ring counter performing a divide by 9, and providing the resulting 1.86 MHz. rate in five phases (DCA, DCB, DCC, DCD, DCE). DCD and DCE are combined to create VMREQ (Video Memory Request) which clocks the data transfer from Data Memory to DMA buffer during a DMA cycle. VMREQ will occur at a rate of 537 ns. per character. The rest of the video timing is generated by the VTAC (Video Timing and Control Chip). The VTAC provides the following outputs: CSYN (Composite Sync), CRV (Cursor Video), VBLANK (Vertical Blanking), HSYN (Horizontal Sync), VSYN (Vertical Sync), LC0 thru LC3 (Raster Line output each character line), VC0 thru VC6 (Video Character Count per line) and VL0 thru VL4 (Video Line Count). # 2.2 VIDEO REFRESH (DATA TRANSFER) Each time the twelfth line of each character line is displayed, a DMA cycle is enabled. Sheet 7 shows the BUSRQ flop (K3) which is set at the end of the twelfth scan line. ELC (End of Line Count e.g. scan 12) enables this flop. It is set by HSYNC (Horizontal Sync) which occurs at the end of each scan line. This flop requests a DMA cycle of the Z80 which will be acknowledged at the end of the current instruction. When the Z80 releases the I/O bus to the DMA it will respond with a bus acknowledge (BUSAK). Note that a DMA cycle is inhibited during vertical retrace time by the signal VSYN which inhibits ELC from enabling the BUSRQ flop. Once the Z80 releases the bus to the DMA, Data Memory address is established by flop H3 on sheet 5. DBAK (Data Bus Acknowledge) gates the LAR bits (Line Address Register) on the high order address bus and the VC bits (Video Character) from the VTAC on the low order address bus. The BUSRQ flop is reset by the next HSYNC pulse (one line later), which forces the DBAK flop reset and returns the bus to the Z80. During the DMA cycle at each character time VMREQ sheet 5 is generated. VMREQ generates MREQ (Memory Request) on sheet 1 which forces RAMSEL (Ram Select) also on sheet 1, and allows the address bus to select the Data Memory shown on sheet 4. Data read from Data Memory is placed on the data bus and loaded into the 128 character DMA buffers shown on sheet 6 (D5 and E5). At each character time, DCE strobes memory data into the latch D6. Present configurations of the V200 do not utilize attributes (W8 installed), resulting in all 8 bits of the memory word being transfered into the DMA buffer. Video Character Count (VC0-VC6) provide the actual location within the DMA buffer. The LAR (Line Address Register) generated by firmware and output by the PIO (F7 & F8) sheet 1, point to the first character of a group of 128 characters in data memory. The first 80 locations of each block is the data displayed on that particular line of the screen. The remaining 48 locations are used as function key data on the Block Mode version. During each DMA cycle a non-maskable interrupt ( $\overline{\text{NMI}}$ ) is generated. This is shown on sheet 1 in the center of the page. $\overline{\text{NMI}}$ is serviced by the Z80 immediately upon exiting the DMA cycle and is used to update the LAR, so that the LAR will point to the next line to be loaded into the DMA buffer on the next DMA cycle. Once the DMA cycle has ended and the new line to be displayed on the screen is in the DMA buffer, see sheet 6, no further data can enter the buffer as D4 is now disabled. Video character counts (VCO-VC6) continue to be generated, and cause current DMA data to be presented on the output of the DMA buffer (D5 & E5). Each character time these character codes, in ASCII, are latched into L5. The seven low order bits are presented to the character generator ROM/PROM together with the Video Slice counter (VSCO-VSC3). This character generator address provides the horizontal dots for each character on each of the twelve raster lines (slices) to the video shift register K5. The Video Shift Register converts the parallel dot information into a serial dot stream (VSR). The high order bit from the DMA buffer is stored in flop E2 for future use as half intensity display (HLF). At the bottom of sheet 6, the flop A1 generates the signal DOT. Because attributes are not presently supported, chips E6, F5, F3, D1 and D2 are not present. As a result, only the top two gate inputs to F2 are functional. Video data from the video shift register (VSR) is allowed through the gate F2 except when the video shift register is being loaded (<del>LVSR</del> = 0). The second gate input section of F2 allows VB8 through while the video shift register is being loaded. VB8 is generated only by graphics symbols and is the right most dot of horizontal segments which require continuous lines on the screen. On the right side of sheet 7, DOT with the reverse video switch off (RVID) generate straight dots (SDOT) which are white dots. If the reverse video switch is on (RVID) then DOT becomes RDOT (reverse Dots) which are black dots. These are presented to the video input of the internal monitor via connector J6 pin 2. RVID is generated above this logic and is the reverse video switch (RVIDS) which is exclusive or'd with the cursor block and delayed by flop K1. The delay by flop K1 matches the internal delay of the character generator PROM. REV (Reverse Attribute is also gated with RVIDS, but because attributes are not presently supported REV will always be false. Horizontal and Vertical Syncs. (HSYNC & VSYNC), together with half intensity (HLF) and power are presented to the monitor. Refer to the Video Cable Drawing located at the rear of this manual for the schematic which shows that the half intensity signal (HLF) and the Half Intensity Potentiometer form a voltage divider for video. Composite Sync (CSYN) and both straight and reversed dots are mixed on sheet 7 to provide the external video. External video will drive an RS170 monitor provided that the monitor has a video bandwidth in the 18 MHz. range, and provided it will synchronize at 18.6 KHz. horizontal rate. #### 2.2.1 Smooth Scroll Video Refresh The scroll counter (SCO-SC3) on sheet 1 (PIO) F7 & F8, is intitalized to a count of 4. On sheet 7 the scroll count is added to the scan line count by adders A5 and A3 generating video slice counts (VSCO-VSC3). With this initialization, scan lines 0 through 11 will result in video slice counts 0 through 11. This results in the dots being painted on the screen in their proper orientation vertically. Once scroll is enabled the scroll counter will be advanced from 4 to 5. On the next frame each character line will be displayed with slice 1 at the top of each line area followed by slices 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 0. This is performed for the entire frame. At the end of the frame the scroll counter is again advanced (to 6) and now causes each character line to be displayed with slice 2 at the top followed by 3, 4, , , , 11, 0, 1. This sequence continues until twelve frames have been completed, at which time the screen has been scrolled up one character line. Each time ELC is decoded (VSC=11) a DMA cycle is initiated and the next line of data is extracted from memory. This results in the next line of data being painted on the screen beginning at VSC=0. Once the scroll counter advances from 4 to 15 it is reset to 4. #### Example: | Scroll Count | | Line Count | | <u>A5</u> | + | A3 In | put | = | VS | <u>sc</u> | = | | | |--------------|---|------------|----|-----------|---|-------|----------|---|-----|-----------|------|--------|-------| | 4 | + | 0 | | 4 | + | 12 | 2 | = | 1 | 6 | = | | 0 | | | | 1 | | 5 | | 12 | <u>)</u> | | 1 | 7 | | | 1 | | | | 2 | | 6 | | 12 | 2 | | 1 | 8 | | | 2 | | | | 3 | | 7 | | 12 | <u>)</u> | | 1 | 9 | | | 3 | | | | 4 | | 8 | | 12 | <u>)</u> | | 2 | 0 | | | 4 | | | | 5 | | 9 | | 12 | 2 | | 2 | 1 | | | 5 | | | | 6 | | 10 | | 12 | <u>)</u> | | 2 | 2 | | | 6 | | | | 7 | | 11 | | 12 | 2 | | 2 | 3 | | | 7 | | | | 8 | | 12 | | 12 | 2 | | 2 | 4 | | | 8 | | | | 9 | | 13 | | 12 | 2 | | 2 | 5 | | | 9 | | | | 10 | | 14 | | 12 | 2 | | 2 | 6 | | 1 | 0 | | | | 11 | | 15 | | 12 | <u>)</u> | | 2 | 7 | | 1 | 1 | | 5 | + | 0 | = | 5 | + | 12 | 2 | = | 1 | 7 | = | | 1 | | | | 1 | | 6 | | 12 | 2 | | 1 | 8 | | | 2 | | | | 2 | | 7 | | 12 | <u>)</u> | | 1 | 9 | | | 3 | | | | 3 | | 8 | | 12 | <u>)</u> | | 2 | 0 | | , | 4 | | | | 4 | | 9 | | 12 | <u>)</u> | | 2 | 1 | | | 5 | | | | 5 | | 10 | | 12 | <u>.</u> | | 2 | 2 | | 1 | 6 | | | | 6 | | 11 | | 12 | <b>)</b> | | 2 | 3 | | | 7 | | | | 7 | | 12 | | 12 | <u>)</u> | | 2 | 4 | | | 8 | | • | | 8 | | 13 | | 12 | <u>)</u> | | 2 | 5 | | ! | 9 | | | | 9 | | 14 | | 12 | ) | | . 2 | 6 | | 1 | 0 | | | | 10 | | 15 | | 12 | )<br>- | | 2 | 7 | | 1 | 1 | | | | 11 | 0+ | Carry | | 0 | ) | | | 0 | | ( | 0 🖛 | | | | | | | | | | | | (Ne | xt D | ata Li | ine)— | #### 2.3 MICROPROCESSOR ADDRESSING # 2.3.1 Program Memory Addressing Two PROM/ROM sockets are provided which allow for use of 2K, 4K, or 8K PROMS or ROMS. The following chart provides the addresses in hex for the indicated device sizes and assumes that the jumpers W12 through W18 are installed according to notes on schematic sheet 1. | <u>Device Size</u> | Socket G10 | Socket E10 | |--------------------|------------|------------| | 2K | 0000-07FF | 0800-0FFF | | 4K | 0000-0FFF | 1000-1FFF | | 8K | 0000-1FFF | 2000-2FFF | #### 2.3.2 Data Memory Addressing The data memory 4096 X 8 is addressed from 4000 to 4FFF hex (RAMSEL). #### 2.3.3 Device Addressing The following device address decoding is shown on sheet 1 of the schematic. | Signal | Hex Address | Description | |--------|-------------|--------------------------------------------------------| | KBSTB | 00 | Read and Write the Keyboard | | SSREG | 01 | Read Status Register and Write the Baud Rate Generator | | SSIO | 1X | Read and Write the USART | | SPIO | 2X | Write the PIO | | SVLINE | 3X | Read Current Video Line Count | | RDMAI | 4X | Reset DMA Inhibit | | SVTAC | 5X | Read and Write the VTAC | | RVATE | 6X | Reset Video Attributes | #### 2.3.3.1 Keyboard Operation The microprocessor reads the keyboard by generating a 4 Bit address indicating which of 16 columns within the keyboard is to be selected. KBSTB (Address 00, 02, 04, 06, 08, OA, OC, or OE) is used on sheet 3 to gate the low order four bits of the data bus to the keyboard. While the KBSTB is low (see keyboard schematic) the four bits are loaded into the 22-00950 IC and select one of the vertical axis X0-X11. KBSTB when low also inhibits the detector chip, 22-00908. When KBSTB returns high the address remains latched in the 950 IC, however the detector chip is now enabled and will present, on its output, eight bits which represent all or any of the eight keys on that vertical axis which are presently depressed. On sheet 3 of the schematics RDKBD is required in order for the keyboard data to be read by the Z80. RDKBD is activated by addresses 00, 02, 04, 06, 08, 0A, 0C, or 0E which are the same as KBSTB. KBSTB is generated at these addresses during an I/O write. RDKBD is generated at these addresses during an I/O read. The keyboard row and column assignments do not represent any particular coding and are represented on the keyboard schematic by the numeric location of the key. This number is marked on the underside of each keyboard. In addition to this numeric location code the schematic also has the key top legend of the standard U.S. version. #### 2.3.3.2 Status Register and Baud Rate Generator Device addresses 01, 03, 05, 07, 09, 0B, 0D, and 0F are used to read the Status Register and to write to the Baud Rate Generator. On sheet 3 of the schematics all switches which are accessible at the rear of the terminal, are read by the two multiplexers A4 and B4, except for the reverse video switch. During normal operation these switches are not read continuously, see paragraphs 3.1.1 and 3.1.2.5 of the Reference Manual. After the Z80 reads these switches, four of which are Data Rate, it sets the Data Rate by writing to the Baud Rate Generator. The output of the Baud Rate Generator is 16 times the data rate selected (110 baud is 1.76 KHz.). #### 2.3.3.3 USART The USART (Universal Synchronous, Asynchronous Receiver Transmitter) IC located at E7 and E8 is operated in the asynchronous mode. It is used to serialize transmit and printer data and to convert receive serial data to parallel. Device addresses 10, 12, 14, 16, 18, 1A, 1C, and 1E are used to write, transmit/print, data to the USART and are used to read received data. Addresses 11, 13, 15, 17, 19, 1B, 1D and 1F are used to set (write) the mode (asynch./sync.), parity, and interface lines (RTS, DTR, DSR, and GCTS) and to read status of the USART (overrun, parity error, etc.). See the IC section of this manual for detailed specifications and operation. #### 2.3.3.4 PIO The parallel I/O IC is used to enable transmit data, as a Line Address Register and Scroll counter. It contains three channels which are all set to output mode during initialize. Device addresses 20, 24, 28, and 2C are used to write to channel A. Device addresses 21, 25, 29 and 2D are used to write to channel B (LAR and keyboard lights). Device addresses 22, 26, 2A and 2E are used to write to channel C (Scroll Count, Bell, etc.). Device addresses 23, 27, 2B and 2F are used to set the mode of all channels. See the IC section of this manual for complete specification. #### 2.3.3.5 Select Video Line (SVLINE) Device addresses 30 through 3F are used to read the current video line count from the VTAC, sheet 5, in order for the Z80 to update the LAR. This command also resets the non-maskable interrupt generated by the last DMA cycle. This function is performed as part of the DMA interrupt cycle which immediately follows each DMA cycle. #### 2.3.3.6 Reset DMA Inhibit (RDMAI) Device addresses 40 through 4F are used to reset the DMA inhibit which is set after the last line is refreshed on the screen each frame. This prevents DMA cycles from occurring during vertical retrace. #### 2.3.3.7 VTAC The VTAC establishes the refresh timing, and addressing, along with establishing the position of the cursor. The following addresses are used to control the VTAC: | <u>Address</u> | <u>Function</u> | |----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 50<br>51<br>52<br>53<br>54<br>55<br>56<br>57 | Load Register 0 Load Register 1 Load Register 2 Load Register 3 Load Register 4 Load Register 5 Load Register 6 Initialize Start Command Read Cursor Line Address | | 59 | Read Cursor Character Address | | 5A | Reset VTAC | | 5B | Scroll Up Command | | 5C | Load Cursor Line Address | | 5D | Load Cursor Line Address | | 5E | Start VTAC Command | | 5F | Not Used | During initialize, registers 0 through 6 are loaded to set the operating parameters as follows: | Register | 60 Hz. Value | 50 Hz. Value | Description | |----------|--------------|--------------|----------------------------------------| | 0 | 63 | <b>63</b> | Horizontal Line Count 99 Characters | | 1 | 43 | 43 | Non Interlace, Hsync. Width = 8 | | | | | Characters | | 2 | 5D | 5D | 12 Scans/Row, 80 Characters/Row | | 3 | 97 | 97 | 24 Rows/Frame, 1 Character Sync. | | | | | Blank Delay, 0 Cursor Delay | | 4 | 1B | 3A | 310 Lines (60 Hz.), 372 Lines (50 Hz.) | | 5 | 11 | 30 | Data Starts After Vsync. 17 Lines | | | | | (60 Hz.), 48 Lines (50 Hz.) | | 6 | 17 | 17 | Last Line Displayed = 23 (24 Lines) | # 2.3.3.8 Reset Video Attributes (RVATE) Device addresses 60 through 6F are used to reset any attributes set. Because the present version of the V200 does not support attributes, and attribute logic is not present, this command is not presently used. # 2.4 INTERFACE OPERATION On sheet 2 of the schematics, all receivers, both EIA and Current Loop, are shown on the left side of the page. The MCT2, A9A, converts received current loop data to TTL. The 1489 IC's, B8 and B11, convert EIA signals to TTL levels. Note that each of the EIA receivers has a pullup resistor attached to its node. This allows the receiver to detect a true condition when its input is not connected. Secondary Request-to-Send signal is attached to two output pins, 11 and 19, through jumpers W3 and W4. Both jumpers are installed at the factory and normally present no problems. Check the modem in use to insure that the extra pin is not used. Remove the incorrect jumper when required. The and-or-invert gate, B9, allows received EIA data, Current Loop received data and transmit data (when enabled) to the USART(RXD). At the top right of sheet 2 received Clear-to-Send( $\overline{\text{CTS}}$ ) causes $\overline{\text{GCTS}}$ to enable the USART transmitter. FCTS (Force Clear-to-Send) forces the USART transmitter on when $\overline{\text{CTS}}$ is false and when printer output is required. FCTS is generated by the PIO. Transmit data from the USART ( $\overline{TXD}$ ) is converted from TTL levels to EIA levels by the 1488 IC, C10, and is converted to current loop levels by the MCT2, A9B. $\overline{DTR}$ and $\overline{RTS}$ from the USART are converted to EIA levels by C10. Received data( $\overline{RXD}$ ) is allowed to the printer port when copy mode is enabled( $\overline{COPY}$ ). Transmit data is sent to the printer port when print page mode is enabled( $\overline{PPAGE}$ ). #### 2.5 SELF TEST Each time the V200 is powered on, the following sequence is executed: Caps Only and Line LEDs Illuminated Checksum on Program Memory Calculated and Checked Pattern Test on Data Memory Caps Only LED Extinguished VTAC Initialized Terminal Set to Normal Mode and On Line When the program memory self test and data memory pattern test is being executed, a continuous check for erroneous data is performed. Whenever incorrect data is found, the test sequence is halted just prior to extinguishing the Caps Only LED. Power must be turned off and back on in order to repeat the test. All terminal operation halts at this point when a self test error is found. #### 2.6 JUMPER ASSIGNMENTS Each terminal's Main PCB contains up to 19 jumpers which are used to alter features and to adapt to various Modems. | | Description | า | | |--------|--------------------------------------|--------------|--------| | Jumper | Installed | Removed | Status | | W1 | Printer Busy Pin 2 (Note 1) | Disconnected | OUT | | W2 | Printer Busy Pin 4 (Note 1) | Disconnected | OUT | | W3 | SRTS Pin 19 (Note 4) | Disconnected | IN | | W4 | SRTS Pin 11 (Note 4) | Disconnected | IN | | W5 | Current Loop RCVR Connected (Note 2) | Disconnected | IN | | | Description | | | |---------|---------------------------------------------------------------------------------|-----------------------------------------|-------------| | Jumper | Installed | Removed | Status | | W6 | Current Loop XMTR Connected (Note 3) | Disconnected | IN | | W7 | Printer Busy Connected (Note 1) | Disconnected | OUT | | W8 | Disable Attributes | Enable Attributes | IN | | W9 | ASCII XMIT Data (Note 1) | Scrambled Xmit Data | IN ) | | W10 | # (Note 1) | L | IN \ Note 5 | | W11 | 60 Hz. (Note 1) | 50 Hz. | IN ) | | W12 | Largest PROM = 2K X 8 | Largest PROM = 2K X 8 | | | W13 | Largest PROM = 4K X 8 | Largest PROM = $\overline{4K \times 8}$ | | | W14 | G10 = 2K or 4K | G10 = 8K | | | W15 | G10 = 8K | G10 = 2K or 4K | | | W16 | E10 = 2K | E10 = 4K | | | W17 | E10 = 4K | E10 = 2K | | | W18 | Largest PROM = 8K X 8 | Largest PROM = $\overline{8K \times 8}$ | | | W19 | External 16X Clock Connected to Pin 13 | Disconnected | IN | | Note 1: | Used only on model 200-1 | | | | Note 2: | Current Loop Receiver uses EIA pin 17. signal pin, in which case W5 must be rem | | as | | Note 3: | Current Loop Transmitter uses EIA pin 2 | | 25 as a | - Note 3: Current Loop Transmitter uses EIA pin 25. Some V24 Modems use 25 as a signal pin, in which case W6 must be removed. - Note 4: Secondary Request-to-Send uses pin 11 on Bell 202 series modems and pin 19 on EIA and V24 modems. When a modem with secondary channel is used remove whichever jumper is not used. - Note 5: Installed for model 200-1. Nonexistant on all other models. Figure 2-1. Jumpers #### 3. SPARE PARTS AND TOOLS # 3.1 SPARE PARTS Each Visual 200 terminal is composed of three major subassemblies and is designed to be serviced on site by replacing subassemblies only. # 3.1.1 TV Monitor Subassembly The Zenith model D 12-NK-12 monitor consists of three assemblies as follows: | Description | Zenith Part No. | Visual Part No. | |-----------------------------|-----------------|-----------------| | Monitor (total) | D 12-NK-12 | MN 001-000 | | PCB | A8437 | MN 001-002 | | Flyback Transformer | A8438 | MN 001-001 | | CRT & Yoke | F6348 | MN 001-003 | | (CRT is Panasonic 310JLB4N) | | | #### 3.1.2 Keyboard Assembly Three keyboards are utilized within the product as follows: | Description | Model | KTC Part No. | Visual Part No. | |----------------------------------------|-------|--------------|-----------------| | Standard KBD | 200 | 65-2006-02 | KB 001-002 | | KBD with Function Keys | 200 | 65-2006-03 | KB 001-003 | | Block Mode KBD with with Function Keys | 210 | 65-2006-04 | KB 001-004 | #### 3.1.3 Main PCB The main PCB (PA 001-A01) is used on both the model 200 and the model 210. The model implies firmware when ordered as a total terminal. When ordering the PCB as a spare, the firmware and character set must be additionally specified. Section 3.1.4 defines the firmware and character generator variations. # 3.1.4 PROM/ROM Assignments | PCB Location | PROM No. | ROM No. | Description | |--------------|--------------|----------------------------|---------------------------------------------------------------| | H4 | STDCGR | IC 240-001 | Standard Character Generator used on all U.S. Models | | H4 | CGR 52 | | Optional VT52 Graphics Character<br>Generator Models 200, 210 | | G10<br>E10 | V200<br>V200 | IC 240-002)<br>IC 240-003) | Firmware Used on Model 200 | | G10<br>E10 | V210<br>V210 | IC 243-001 (<br>Not Used ) | Firmware Used on Model 210 | # 3.2 SPARE SUBASSEMBLY RECOMMENDATIONS To service 100 terminals by subassembly exchange, the following subassemblies should be stocked at the quantities indicated. | Quantity | Description | Part No. | |----------|----------------|-------------------------| | 5 | Main PCB | PA 001-A01 | | 5 | Keyboards | KB 001-002, 003, or 004 | | 3 | TV Monitor PCB | MN 001-002 | # 3.2.1 Active Component Recommendations The following list contains all active components found on the Main PCB and on the Keyboard. Total quantities per terminal and recommended stocking levels are indicated. The recommendations are based on one depot repairing subassemblies from approximately 100 terminals. See Section 7 for TV monitor components. | <u>Part</u> | Visual P.N. | Oty./Terminal | Recommended Spares | |-------------|-------------|---------------|--------------------| | 74S04 | IC 020-004 | 1 | 10 | | 74S08 | IC 020-008 | 1 | 10 | | 74S10 | IC 020-010 | 1 | 10 | | 74S38 | IC 020-038 | 2 | 15 | | 74S64 | IC 020-064 | 1 | 10 | | 74S74 | IC 020-074 | 1 | 10 | | 74S174 | IC 020-174 | 1 | 10 | | 7416 | IC 010-016 | 1 | 10 | | 74166 | IC 010-166 | 1 | 10 | | 74LS00 | IC 000-000 | 2 | 15 | | 74LS04 | IC 000-004 | 4 | 20 | | 74LS08 | IC 000-008 | 6 | 20 | | 74LS32 | IC 000-032 | 4 | 20 | | 74LS54 | IC 000-054 | 1 | 10 | | 74LS74 | IC 000-074 | 4 | 20 | | 74LS75 | IC 000-075 | 1 | 10 | | 74LS83 | IC 000-083 | 2 | 15 | | 74LS86 | IC 000-086 | 1 | 10 | | 74LS93 | IC 000-093 | 1 | 10 | | 74LS138 | IC 000-138 | 1 | 10 | | 74LS139 | IC 000-139 | 1 | 10 | | 74LS175 | IC 000-175 | 1 | 10 | | 74LS253 | IC 000-253 | 2 | 15 | | 74LS273 | IC 000-273 | 2 | 15 | | 74LS367 | IC 000-367 | 5 | 30 | | 74LS368 | IC 000-368 | 5 | 30 | | 1488 | IC 340-001 | 2 | 15 | | | | | | | <u>Part</u> | Visual P.N. | Oty./Terminal | Recommended Spares | |-----------------|----------------|---------------|--------------------| | 1489 | IC 340-002 | 2 | 15 | | μPD 411 | IC 140-001 | 8 | 15 | | 2111 | IC 140-002 | 2 | 10 | | Z80(μPD 780) | IC 440-001 | 1 | 10 | | P10(μPD 8255) | IC 440-002 | 1 | 10 | | USART(μPD 8251) | IC 440-003 | 1 | 10 | | VTAC(CRT 5027) | IC 440-004 | 1 | 10 | | BRG(8146T-002) | IC 340-003 | 1* | 10 | | MCT-2 | IC 340-004 | 2 | 15 | | PN3644 | TR 000-001 | 2 | 10 | | PN3643 | TR 100-001 | 2 | 15 | | TIP32 | TR 020-001 | 2 | 15 | | TIP34 | TR 020-002 | 2 | 15 | | 7805 | VR 000-005 | 1 | 10 | | 7812 | VR 000-012 | 1 | 10 | | 7815 | VR 000-015 | 1 | 10 | | 7912 | VR 010-012 | 1 | 10 | | 1N914 | DA 000-001 | 5 | 10 | | 1N5401 | DA 320-001 | 8 | 15 | | 1N4733A | DA 230-051 | 1 | 10 | | Firmware | See Sec. 3.1.4 | 1 set * | 2 sets | | Character Gen. | See Sec. 3.1.4 | 1* | 2 | | 22-00950-003 | Keytronic | 1* | 15 | | 22-00908-003 | Keytronic | 1* | 15 | <sup>\*</sup>denotes custom part # **3.3 TOOLS** In order to gain access to the Visual 200 and to replace any subassembly, only a cross-head and common blade screwdriver are required. The following listed tools, or their equivalent, are recommended for depot level where subassemblies are repaired. | Oty. | <u>Description</u> | Manufacturer | Part No. | |------|-------------------------------------------------------|--------------|----------| | 1 | Oscilloscope, 10 MHz. | Tektronix | 335, 465 | | 1 | Romaid 2700 ROM Simulator with 716 Personality Module | Microlink | 2700-716 | | 1 | V200 TEST PROM | Visual | V200TEST | # 4. TEST METHODS Test procedures for use of the Romaid ROM Simulator and the V200 TEST PROM are included with the test PROM. This combination allows the depot to exercise the Z80, PIO, VTAC, USART, and memory. # 5. MNEMONIC LIST # MNEMONIC LIST | Mnemonic | Source<br>Schematic Sheet | I.C. | Description | |----------|---------------------------|----------|-----------------------------------------| | +5 | 8 | Q3 | +5 Volts | | -5 | 4 | CR9 | –5 Volts | | +12 | 8 | VR3 | +12 Volts | | +15 | 8 | Q4 | +15 Volts | | -12 | 8 | VR4 | -12 Volts | | AB0 | 1 | H7 | Address Bit 0 (Non DMA Cycle) | | AB0 | 5 | G5 | Address Bit 0 (DMA Cycle) | | ATT | 6 | D3 | Attribute Character | | ATTE | 6 | E3 | Attribute Enable | | BELL | 1 | F7 | Bell | | BLANK | 6 | F3 | Video Blank (Attribute) | | BLINK | 6 | F3 | Video Blink (Attribute) | | BLOCK | 1 | F7 | Block LED Drive (210) | | BR0 | 3 | SWITCH A | Baud Rate Selector Bit 0 | | BUFWR | 6 | C3 | Buffer Memory Write (DMA Cycle) | | BUSAK | 1 | H7 | Bus Acknowledge (DMA Cycle) | | BUSRQ | 7 | K3 | Bus Request (DMA Cycle Request) | | CAPS | 1 | F7 | CAPS LED Drive | | CD | 2 | В8 | Primary Channel Carrier Detect | | COPY | 1 | F7 | Copy Mode | | CRV | 5 | C5 | Cursor Video | | CSYN | 5 | C5 | Composite Sync (H, & V,) | | CTS | 2 | B11 | Clear to Send | | CURBL | 6 | E2 | Cursor Block | | DB0 | SEVERAL | | Data Bus Bit 0 | | DBAK | 5 | Н3 | Decoded Bus Acknowledge (DMA Cycle) | | DCB | 5 | B1 | Decoded Character Clock B (1.86 MHz) | | DCC | 5 | B1 | Decoded Character Clock C<br>(1.86 MHz) | | DCD | 5 | В1 | Decoded Character Clock D<br>(1.86 MHz) | | DCE | 5 | В1 | Decoded Character Clock E (1.86 MHz) | # **MNEMONIC LIST (Continued)** | Mnemonic | Source<br>Schematic Sheet | I.C. | Description | |----------|---------------------------|-----------------------|-----------------------------------------| | DDBL | 7 | C2 | Double Delayed Blank | | DOT | 6 | A1 | Blanked Dots | | DRC | 5 | A1 | Data Rate Clock (16.7 MHz) | | DRD | 1 | K1 | Delayed Read | | DS10 | .7 | В3 | Display Slice 10 | | DSR | 2 | B11 | Data Set Ready | | DTR | 1 | E7 | Data Terminal Ready | | ELC | 7 | В3 | End of Line Count (Slice 11) | | FCTS | 1 | F7 | Force Clear to Send (Printer Operation) | | GCTS | 2 | Н9 | Gated Clear to Send | | HSYN | 5 | C5 | Horizontal Sync | | INT | 1 | G6 | Maskable Interrupt | | IOREQ | 1 | H7 | I/O Request | | KB0 | 3 | KEYBOARD (J4) | Keyboard Bit 0 | | KSTB | 1 | К6 | Keyboard Strobe | | LAR0 | 1 | F7 | Line Address Register Bit 0 | | LC0 | 5 | C5 | Line Count Bit 0 | | LINE | 1 | F7 | On Line LED Drive | | LVSR | 5 | A2 | Load Video Shift Register | | M1 | 1 | H7 | M 1 Cycle (OP Code Fetch) | | MREQ | 1 | H7 | Memory Request Cycle | | NMI | 1 . | К3 | Nonmaskable Interrupt | | PBUSY | 2 | B11 (200-1) | Printer Busy | | PBUSY | 3 | DIP SWITCH B<br>(200) | Auto New Line Switch | | PCLK | 5 | C1 | Processor Clock (2.09 MHz) | | PPAGE | 1 | F7 | Print Page | | RAMRD | 1 | К9 | RAM Read | | RAMSEL | 1 | Н9 | RAM Select | | RB0 | 4 | U1 | RAM Bit 0 | | RD | 1 | H7 | Read Cycle | | RDE | 1 | F7 | Receive Data Enable | | RDKBD | 1 | K6 | Read Keyboard | | RDMAI | 1 | H6 | Reset DMA Inhibit | | RDOT | 7 | K2 | Reverse Dots | | RESET | 1 | D9 | Reset (Power On) | | REV | 6 | F3 | Reverse (Attribute) | # **MNEMONIC LIST (Continued)** | Mnemonic | Source<br>Schematic Sheet | I.C. | Description | |----------|---------------------------|----------|---------------------------------------------| | RFSH | 1 | H7 | Refresh RAM Cycle | | ROW | 1 | Н9 | Read or Write Cycle | | RS0 | 1 | K6 | ROM Select 0 | | RTS | 1 | E7 | Request to Send | | RVATE | 1 | H6 | Reset Video Attributes | | RVID | 7 | K4 | Reverse Video | | RVIDS | 3 | SWITCH A | Reverse Video Switch | | RXD | 2 | D9 | Receive & Xmit Serial Data | | SBRG | 1 | K6 | Set Baud Rate Generator | | SC0 | 1 | F7 | Scroll Count 0 | | SCCD | 2 | B8 | Secondary Carrier Detect | | SCRTS | 1 | F7 | Secondary Channel Request-to-<br>Send | | SDOT | 7 | K2 | Straight Dots | | SPDE | 1 | F7 | Serial Print Data Enable | | SPIO | 1 | H6 | Select Parallel I/O (PIO) | | SS0 | 3 | SWITCH A | Selection Switch Bit 0 | | SSIO | 1 | H6 | Select Serial I/O (USART) | | SSREG | 1 | K6 | Select Status Register | | SVLINE | 1 | H6 | Select Video Line | | SVTAC | 1 | G6 | Select VTAC | | TDE | 1 | F7 | Transmit Data Enable | | TXC | 3 | D7 | Transmit/Receive Clock | | TXD | 1 | E7 | Transmit Data | | UL | 6 | F3 | Underline (Attribute) | | VB8 | 6 | K4 | Video Bit 8 | | VBLANK | 5 | C5 | Vertical Blank | | VC0 | 5 | C5 | Video Character Counter Bit 0 | | VD0 | 6 | D6 | Video Data Bit 0 | | VIDINH | 1 | F7 | Video Inhibit | | VL0 | 5 | C5 | Video Line Counter Bit 0 | | VMREQ | 5 | A2 | Video Memory Request (DMA<br>Cycle Request) | | VSC0 | 7 | A3 | Video Slice Count 0 | | VSR | 6 | K5 | Video Shift Register (Serial Video) | | VSYN | 5 | C5 | Vertical Sync | | WR | 1 | H7 | Write Cycle | # 6. I.C. DATA SHEETS Included in this section are specifications for the following I.C.'s. # Standard Character Generator | μPD 780 | Z80 CPU | |-----------|---------------------| | μPD 411 | 4K RAM | | 2111 | 256X4 RAM | | μPD 8251 | USART | | μPD 8255 | PIO | | 8146T-002 | Baud Rate Generator | | CRT 5027 | VTAC | | | 00 | 01 | 02 | 03 | 04 | 05 | O.S | 07 | |----------|--------------------|---------------------------------------|------------|------------|-------------|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | +++++++++ | ++++++++++ | +++++++++ | ++++++++++ | +++++++++ | +++++++++ | +++++++++ | +++++++++ | | 0 | | | - | | + + | | -4- | + + | | • | + + | + * + | + **** + | + + | + **** + | + ****** + | + * * + | + * * * | | ī | T T | т к т | | T | | . ****** | | | | 2 | + + | + * * + | + * + | + * + | + * + | + *+ | + * * + | * * * * | | 3 | + + | + * * + | + * + | + * + | + * + | + * + | + * * + | + * * + | | 4 | + . + | + * * + | + * + | + * + | + * + | + * + | + * * + | + * * + | | 5 | + + | + + | + * + | + * + | + * + | + * + | + * + | + 3 + | | - 6 | + + | + + | + * + | + * + | + * + | + * + | + * + | + * * + | | 7 | ند ند | | + * + | + * + | + * + | + * + | + * + | + & & . | | <u> </u> | 7 | | | | | | + * + | + * * + | | 8 | <b>+</b> • • • • • | | | | | | | T 8 8 T | | 9 | + ****** | | | + + | | + ****** | | + 8 8 9 | | Α | + + | + + | + + | + + | + + | + + | + + | + + | | В | + + | + + | + + | + + | + + | + + | + + | - <del>i</del> - | | | +++++++++ | ++++++++++ | ++++++++++ | ++++++++++ | +++++++++ | ++++++++++ | ++++++++++ | +++++++++ | | | | | | | | | | | | | 08 | 09 | OA | OB | oc | OD | QΕ | . OF | | | | | ++++++++++ | | | | | | | o | | | | | | | | + + | | • | | | | + ****** + | | | | | | Ţ | + * * + | + * * + | + * * + | | ** ***** ** | + ***** + | | T XXXXXX T | | 2 | + * * + | + * * + | + * * + | + * + | + * * + | + * * + | + * * + | + * * . | | 3 | + * * + | + * * + | + * * + | + * + | + * + | + * * + | + * * + | + * , * + | | 4 | + * * + | + * * + | + * * + | + * + | + * + | + * * + | + * * + | + * * : | | 5 | + * * * + | + * * + | + * * + | + * + | + **** | + ***** + | + * * + | + ***** | | 6 | + * * * + | + * * + | + * * + | + * + | + * + | + * * + | + * * * + | + * - | | 7 | + * * * * + | + * * + | + 8 8 4 | + * + | + * + | + * * + | + * * * + | + * + | | Ŕ | | ند عد ند | | + * + | | + * * + | | 4 2 3 | | 9 | *** ** ** | | | + * + | | | + *** * + | | | • | + * * + | | + ***** + | | | | | + * + | | Α | | | | | | | | + + | | В | + + | + | + + | + + | + " | + + | + + | + - + | | | +++++++++ | +++++++++ | +++++++++ | +++++++++ | +++++++++ | +++++++++ | ++++++++++ | ++++++++++ | | | | | | | | | | | | | 10 | | 12 | | | | | 17 | | | ++++++++++ | ++++++++++ | +++++++++ | +++++++++ | ++++++++++ | ++++++++++ | ++++++++++ | +++++++++ | | 0 | + + | + + | + + | + + | + + | + + | + + | + + | | 1 | + *** + | + * | +-* | + *+ | + * + + | + *+ | + ***** | + * - | | : 5 | + * * + | + 88 8 + | + 88 88 4 | + * + | + * * + | 4 8 4 | + * + | + * * + | | 3 | +* *+ | | | | + * * + | | + * + | + * * : | | . 3 | ** ** | *** * * | | * * * * | ** * * * | т <i>к</i> т | т ж т | T W 8 1 | | 4 | + * * + | + * * * + | *** | | + 2 2 7 | ** | + 8 + | + | | 5 | + * * + | + * * * + | + * * * + | + * + | + * * + | + *+ | + * + | + ****** ; | | 6 | + * * + | + * ** + | + * * + | + * + | + ** * + | + # + | + * + | + * * + | | 7 | + * * + | + * * + | +*-+ | + * + | + * | * + * | + * + | + * * * - 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 | | 8 | + * * + | + * * + | + * * + | + * + | + * * + | + * * + | + * + | + * * + | | 9 | + *** + | + * * + | + * * + | + ****** | | + **** | + ***** + | + 2 | | Δ | + ^ ^ + | | | | | | and a second second | | | n | | | - T | . T | + + | + + | + + | + + | | В | + + | · · · · · · · · · · · · · · · · · · · | + + | | | | | | | | **** | +++++++++ | ++++++++ | +++++++++ | *** | **** | ++++++++++ | արշագիստիայի փոսիս վուփուհեւ '' | | 18 | 19 | 1 A | 1B | 10 | iD | 10 | 17 | |------------|------------|----------------|-------------|---------------------------------------|------------|--------------|----------------------| | | ++++++++++ | +++++++++ | | | ++++++++++ | ++++++++++ | +++++++++++ | | + + | + + | + + | + + | • | + + | + + | + + | | + **** + | + ***** | + ****** | + **** | + %%%% + | + ***** + | + %%% } | 4 <b>*</b> * * * * 4 | | + * * + | + * + | + * + | + * * + | + * * + | * * * + | ÷ <b>*</b> + | + % % + | | + * + | + * + | + * + | + * * + | + * + | + * * + | + * * + | F X X X X X 1 | | + * + | + * + | + * + | + % * + | 4 % 4 | + * + | + * * + | + 8 8 8 8 + | | + * + | + *** | + **** + | + * + | + * + | + ***** + | + ****** | 3 × × × 5 | | + * **** + | + * + | + * + | + * * + | + # + | + * * + | + * * + | + * *** 1 | | + * * + | + * + | + * + | + * * + | + * + | + * * + | + * * + | 4- X -4 | | + * * + | + * + | + * + | + * * + | + * * + | + * * + | + × × + | + * + | | + **** + | + * + | + <b>***</b> | + **** | + %%%% + | + ***** | + * * + | 4 성분성은 1 | | + + | + + | + + | + } | + + | + + | + + | + + | | + + | + + | + + | + + | + + | + + | + 1 | + : | | | +++++++++ | | | | | +++++++++ | | | | | | | | | | | | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | | +++++++++ | ++++++++++ | **** | ++++++++ | ++++++++ | **** | +++++++++ | +++++++++ | | + + | + + | + + | + + | + + | + + | + + | + ;- | | + * * + | + ** + | + ** + | +, + + | + ** + | + + | + + | + + | | + * * * + | + * * * + | + + + | + * + | + * + | + + | + + | + + | | + * * + | + ** + | + * + | + * + | + * + | + + | + + | + + | | + * * + | + + | + * + | + * + | + * + | + ***** + | + * * + | + * * * | | + * * * + | + + + | + * + | + + | + * + | + * + | + * * + | + * * + | | + * * + | + + | + * + | + * + | + * + | + * + | + * * + | + ** + | | + * * + | + + | + * + | + * + | + * + | + * + | + * ** + | + 88 + | | + * * * + | + + | + ** + | + * + | + * + | + * + | + *** * + | * * * * | | + * * + | + + | + ** + | + * + | + %% + | + ***** + | + * + | + * * + | | + + | + + | | | + + | | + * * + | 4 | | <u>.</u> | + + | | | + + | | + **** + | + + | | +++++++++ | +++++++++ | +++++++++ | | | | | ++++++++++ | | | | | | | | | | | 28 | 29 | 2A | 2B | 20 | 20 | 25 | 2F | | +++++++++ | +++++++++ | ++++++++ | +++++++++ | ++++++++++ | +++++++++ | ++++++++++ | ++++++++++ | | + + | + +, | .+ + | + + | + + | + + | + + | + + | | + + | + + | + + | + + | 4 + | + + | + + | - <b>j</b> - | | + + | +. + | + + | + * + | + + | + + | + + | + + | | + + | + + | + + | + * + | + + | + + | + + | + = | | + * * + | + * * * + | + * * + | + **** + | + **** + | + * *** + | + *** * + | + * *** + | | + * * * + | + * * + | + * * + | + * + | + * * + | + ** * + | + * * * + | + ** * - | | + * * * + | + * * + | | + * + | + ** + | + * + | + * * + | + * * + | | + * * * + | + * * + | + * * + | + * + | · · · · · · · | + * + | + * ** + | + ** * | | | | + * * * + | | + * * + | a s | + *** * + | 4 8 888 + | | + ** ** + | + ** + | | + × × + | * * * * * * * * * * * * * * * * * * * | | | 4 8 - | | | | • সসস স T | 1 88 T | . xxxx T | T | | | | + + | + + | <del>-</del> - | T | T T | T | T . K T | T 8 T | | + + | + + | + + | + + | + + | + + | * * * | + × 1 | | +++++++++ | +++++++++ | ++++++++++ | +++++++++++ | +++++++++ | +++++++++ | ++++++++ | +++++++++ | | | 30 | 31 32 | | 34 | 35 | 34 37 | |------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------|-------------------------------------------|------------------------------------------------------| | | | | 3 <b>2</b> | - · | ~~~<br>++++++++++++++++++++++++++++++++++ | | | 0 | + + | | | | | | | • | + + | | + + ** | ++* + | + + | + ++* | | 2 | + + | | + + * | 448 4 | + * + | | | | - | T T | * * * * * * * * * * * * * * * * * * * | T T X | | + * + + * + | | 3 | + + | + + | | * * * * | + + | | | 4 | + **** + | + * *** + + *! | * * + + * | ++* * + | | + %% 1 + % %%% + | | 5 | + * * + | + ** * + + * | * * + + * | ++* * + | + * + | + '* + + 2 % % % | | 6 | + * * + | + * * + * | *** * + + * | ++** | + * + | + + + + + * * * * | | 7 | + * * + | + * * + + * | * * + + * | + + ** * + | + * + | + * ++* * 4 | | 8 | + * * + | + * * + + * | * * + + * | + + * * + | + * + | + * ++* * + | | 9 | + **** + | ·+ *· · · *· + ··+ ·· * | *** * + + *** | + + + + + + + | + * + | + \$\$\$ + + '\$ " " " " " " " " " " " " " " " " " " | | Α | + + | + ++ | + + | + + + | + * * + | ++ | | В | + + | + ++ | + + | ++ + | + *** + | + + + - | | | +++++++++ | | *** | +++ ++++++++ | ++++++++ | ++++++++++ | | | | | | | | | | | 38 | 39 | 3A 3B | 30 | 3D | GE GF | | | +++++++++ | | | | +++++++++ | +++++++++++++++++++++++++++++++++++++++ | | 0 | + + | + ++ | + + | ++ + | + + | + ++ + | | 1 | | + ** ++ | ++ * | ++ + | + * + | | | 2 | + + | * * * * * * * * * * * * * * * * * * * | | | | + + + ·····* | | 3 | + + | + * ++ | ++ * | + + + | + * + | • • • • • • • • • • • • • • • • • • • • | | .5<br>A | + *** * + | | × ××× + ×××× | + + **** + | T * T | + + + + + + + + + + + + + + + + + + + | | 5 | | | | | T X XXX T | | | o, | | | - * + + * ** | + + * * + | | + * + + ****************************** | | 0 | + * * + | | ***** + + * * | + + * + | + * * + | + <del>*</del> * * * * * * | | 7 | + * ** + | + * + + * | + + * * | + + * + | + * * + | + * * + + + | | 8 | + *** * + | + * * * * * * | ++* ** | + + * * * +: | | + * * + + * * * * * * * * * * * * * * * | | 9 | + * + | + * ++ + | *** + + *** * | + + **** + | + * *** + | + *** + + + | | Α | + * * + | + + + | + + | + + + | + + | + + + -! | | В | + **** + | and the second s | | + + + | + + | + + + + | | | +++++++++ | +++++++++++++++++++++++++++++++++++++++ | -++++++ +++++++ | +++ ++++++++ | +++++++++ | <del>+++++++++++</del> | | | | | | | | | | | 40 | 41 | 42 43 | 44 | 45 | 44 47 | | | +++++++++ | +++++++++++++++++++++++++++++++++++++++ | ·++++++ +++++++ | +++ +++++++++ | ++++++++++ | +++++++++++++++++++++++++++++++++++++++ | | 0 | + + | + + + | + + | + + + | + . + | + + + + | | 1 | + *** + | + ***** + + | . + + | + + + | + + | + + + : | | 2 | + * * + | + **** * + + | + + | + + + | + + | + + + | | 3 | + *** + | + **** * + + | + + | + + + | + + | + + + + | | 4 | + * + | + **** * + + | + + | + + + | + + | + ++ + | | 5 | + * **** + | + *** * + + + | *** + + *** | + + ***** + | + *** + | + **** + + | | <i>6</i> . | + * + | + * * + + * | * + + * * | + + * | + * + | + * + + ** + | | 7 | + *** + | + * * + + * | * ++* * | ++ * + | + * + | · · · · · · · · · · · · · · · · · · · | | 8 | | | | + + * + | + *** + | · · · · · · · · · · · · · · · · · · · | | 9 | + ****+ | * * * * * * * * * * * * * * * * * * * | * + + * * | . T % T | * * * * * * * * * * * * * * * * * * * | * * * * * * * * * * * * * * * * * * * | | • | + **** + | - x x - 1" | * * * * * | * * * * * * | T X X T | | | A | न <b>भ</b> | | | ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ | * * * * * * * * * * * * * * * * * * * | + * * + + * + | | В | T T | T T T | · · · · · · · · · · · · · · · · · · · | 7° 1° 8° 1° | T 888 T | * *** * * * * * * * * * * * * * * * * | | | +++++++++ | +++++++++ +++ | | <del></del> | ++++++++ | ** ** ** ** ** ** ** ** ** ** ** ** ** | | | 48 | | | 49 | | | 4A | | | 48 | | | 40 | | | 4D | | 4 | ŀΞ | | 40 | |----------|--------|-------------|-----------|-------------|-------------|--------------|-------------|-------|----------|----------|---------------|----------|--------|-----------|------------------|-----------------------------------------|---------------------|----------|---------------|------|---------------------------------------| | | +++++ | ++++ | 4 | +++++ | ++++ | ++ | ++++ | ++++ | +++ | -++++ | <del></del> | ++ | +++++ | +++ | 41 | +++++ | -++ | ++;++ | -+++++ | + | ++++++++++ | | O | + | - | 4 | | + | 4 | | + | + | | + | + | | + | 4 | | + | + | -4 | - 4 | | | 1 | + | + | + | | + | + | | + | + | | + | + | | + | + | **** | + | + | 4 | . + | F # # | | 2 | + | + | | | + | + | | + | + | | + | + | | + | + | * 1 | ÷ 4. | + | * 4 | + | * * + | | 3 | + | 4 | | | + | + | | + | + | | + | + | • | + | | * | + | + *: | <b>**</b> * 4 | - + | * * * | | 4 | + | | | | -1- | - | | -1- | + | | . 1- | | | + | | 2 | -1- | + * | * + | + | * * + | | 5 | * *** | | | *** | | | -8- | | .4- | *** | | | | | | <br>888 | | + * | | }- | ##################################### | | .J<br>.Z | | * + | | | | | | | د ند | | nt- | | | ·<br>**** | | <br>* | 4 | <br> | 48 - | - 4 | + | | 7 | | * * | | × × | | 1. | * * | | + 3 | . 44 | | | * | | | * | | | *** + | | 8888888 A | | • | | | · · | •• | | | * * | | | | 4. | | * | | | * | | + | · · · · · · | | * + | | 8 | + ** | | • | .* | ** | <del>-</del> | ^ | ·T | | | - | + | * | T. | 1 | ~<br>****** | | + | ж . | | ે કે | | 9 | - | * + | + | 1787 | - | - | * | | | | T. | • | | T | T . | ****** | | - | 7 | | + | | A | • | * + | - | * | ** | -4- | * | | + * | | + | + | * | | | | | + | 7 | · · | T. | | В | + **** | + | + | **** | + | + | **** | + | + | *** | +- | 4- | * | + | + | | | + | | - + | 3. | | | +++++ | +++++ | - | +++++ | ++++ | | ++++ | -+++ | +++ | | ++++ | ++ | +++++ | +++ | ++- | +++++ | -++ | ++++- | <del> </del> | | ********* | | | 50 | | | 51 | | | 52 | | | 53 | | | 54 | | | 55 | | 5 | 56 | | 57 | | | +++++ | +++++ | - + | +++++ | ++++ | ++ | ++++ | -+++ | +++ | ++++ | ++++ | ++ | +++++ | +++ | ++- | +++++ | +++ | ++++ | ++++++ | - + | ++++++++ | | 0 | + * | + | + | * | + | + | * | + | + | | + | + | | + | + | | + | + | 4 | + | <b>+</b> | | 1 | + * | + | + | * | 4 | + | 4₹- | + | + | | | + | * | + | + | | | + | - | - + | 4- | | 2 | + * | + | + | * | + | + | * | + | + | | + | + | * | + | + | ** | + | + | - 4 | - + | + | | 3 | + * | + | . 4 | * | + | + | * | + | + | | .ę. | + | * | + | + | * * | + | + | + | + | + | | 4 | + * | + | + | * | + | + | * | + | + | | + | + | * | + | + | | + | + | 4 | - + | * * | | 5 | + * | + | | * | 4 | + | -#- | + | + | | .+ | + | * | + | + | ***** | + | + | 4 | - + | * + | | 6 | +**** | | | • | ***+ | 4.8 | **** | + | 488 | *** | 4 | + | * | + | 4 | | + | + | 4 | - 1- | <b>***</b> **** 0 | | 7 | + * | ٠. | | * | | 4. | | -1 | | * | -4- | | * * * | .4. | .4. | ** | + | 4 | | | * + | | é | + * | | | * | | ÷ | | | + | * | | | *** | · | . <u>.</u> | ** | + | + ** | ** * | - + | * + | | 9 | + * | | | * | · | • | | | <u>.</u> | * | | | * | | .4. | | | + ** | ** | | + | | Ã | + * | + | • | * | • | + | | - T | + | * | + | 4 | | | + | | | + | | . + | ą. | | B | + * | + | | * | + | | | + | <u> </u> | * | + | | | + | + | | | .+ | | - + | • | | D | | - | | · · · · · · | | <del>.</del> | | • | | | - | | +++++ | | | 1 . 1 . 1 . 1 . 1 . 1 . 1 . 1 . 1 | | - | ·+++++ | | | | | +++++ | <del></del> | | **** | 4-4-4-4- | 4-4- | <del></del> | ++++ | 4-4-4 | | 1- 4- 4- 4- | | | r-r- | 4-7- | 1. 4. 4. 4. 4. 4. | r- 7r- 7r- | **** | | • | | | | 58 | | | 59 | | | 5A | | | 5B | | | 50 | | | SD | | | SE | | 5F | | | +++++ | ++++ | + | +++++ | ++++ | ++ | ++++ | ++++ | +++ | -+++- | ++++ | ++ | ++++++ | +-1-+ | ++ | +++++ | +++ | ++++ | +++++ | - + | +++++++++ | | 0 | + | + | + | | + | + | * | + | + | | + | + | * | + | + | × | -1- | 1. | * + | 1- | + | | 1 | + | + | . 4 | *** | + | + | * | + | + | | + | + | * | + | + | * | + | + | * 4 | - + | 4 | | 2 | + * | + | + | * | * + | + | * | + | + | | + | -1- | * | + | 4- | * | 4 | + | 8 | + | 4. | | 3 | + * | + | + | * | * + | + | * | + | + | | + | + | * | + | + | * | + | + | * 4 | - + | 4 | | 4 | + * | + | + | * | *+ | | · · · · · * | | + | | + | + | * * * | + | + | * | + | + | * + | + | | | 5 | + **** | *** + | + | **** | + | + | * | + | + | | + | + | * | + | 4- | * | + | + | * + | - + | * | | Ä | + * | 4 | | | -1- | + | * 8 | *** | 488 | | *** | 4.8 | ****** | *** | 4.8 | ***** | <b>*</b> * <b>+</b> | + | * 1 | - 4- | ******** | | 7 | + * | | | | | + | | 4- | + | ** | + | + | | + | + | * · · · · · · · · · · · · · · · · · · · | | + | * + | - + | + | | é | + **** | | | | · | + | | | .4. | * | | .h. | | | . <del>1</del> . | <br>* | 1- | 4 | <br>X | | ļ- | | 9 | + | . AA. T | | | ،<br>سفي | 4- | | ,<br> | + | * | 4- | .1 | | | | * | | + | * 1 | | , | | Á | + | | ۰.<br>است | | T- | - | | T | 4 | * | | | | | + | ¥ | ·<br>+ | | * | | | | B | | | | | - | <u> </u> | | + | т<br>"L | 7°<br>-8 | - <del></del> | <b>T</b> | | | .L | * | 4- | ala. | | - 1 | | | D | + | | • | | | Τ. | | | T | | | Τ. | | | T . | × | 7°<br>1 1 1 | | | | | | | +++++ | T T T T | - | ~~~ | <b>TTTT</b> | -41- | T-1-1-1-1 | | 77.4 | | 144 | 4.4 | | A | 4. 4- | rrita in | 7. 7. | 4-5-4-4- | · romania | | · co correct | | 60 | | 61 | 62 | 43 | 64 | 45 | 66 | 47 | |-----------|-----|-----------|-------------------------------|----------------------|-----------------------------------------|----------------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | +++++++ | ++ | **** | ++++++++ | ++++++++++ | +++++++++ | ++++++++++ | ++++++++++ | + -++++++ | | + | -+- | + | + | + | + + + | + .+ | + + | 4 | | + **** | + | + * + | + + | + % + | + | + + | + ***** + | * ***** | | + * * | + | + * + | + + | + * + | + + | + + | + × × + | + * * | | + * * | + | + * + | + + | + * + | + + | + + | + * * + | + * * | | + * | + | + * + | + **** | + * + | + ** + | + ** + | 4 8 8 + | 4 8 8 | | + * | + | + * + | + + | + * + | + ** + | + 33 + | + ****** + | 1 38234 | | + * | + | +, + + | + **** | + * + | + + | + + | + * + | + * * | | + * | + | + * -+ | + + | + * + | + + | + + | + * + | + 2 2 | | + | + | + * + | + + | + * + | + ** + | + ** + | 4 2 1 | 4 8 8 | | + * | + | + * + | + + | + * + | + ** + | + ** + | + 8888 + | h ##### | | + | + | + + | + + | + + | + * + | 4 | + + | 4- | | + | + | + + | + + | + . + | + * + | + | + + | ţ. | | +++++++ | ++ | +++++++++ | +++++++++ | ++++++++++ | +++++++++ | +++++++++ | +++++++++ | ++++++++ | | 68 | ٠ | 69 | <b>6</b> A | 6B | <b>4</b> 0 | 4D | 4E | ۵F | | | ++ | | | | | +++++++++ | | | | + | + | | + + | | | + + | | and a service of the | | + ****** | | | + ***** + | | | 7<br>- | | * **** | | 1 X X X X | | | + * - + | | + * - * + | T RESERT F | 4. 2. 1. | * ************************************ | | + × | | - x | | | | * * * * * * * * * * * * * * * * * * * | * ** * | | | * * | -T- | T % T | + ***** + | | + *+ | * * * * | | 1 * * * | | + * | | + ***** | T XXXXX T | | + **** + | | * * * | + * * * | | + * | Τ. | + * * + | | | | | | + * * * | | + * | | + * * * + | | | | + * + | | + * * * | | + * | • | | | | * * * | | + * + | + ** * | | + * | | | *** | | + + + | | | + 7 | | T X | + | | | + * + | | + ****** + | | + ***** | | + | | | | | | | | 1- | | * | | | | | | ······································ | | • | | ++++++++ | ++ | | * *** *** *** *** *** *** *** | **** | | <b>+++++++</b> | · ተቀቀተ ( ቀተ ( ነተ፡) የ | | | | | | 72 | | | , | 7.0 | | | | | | | | | ***** | | | | • | + | + + | + + | <b>+</b> + | + + | • | • | + | | · • | | | | | ++ | -+ | | *************************************** | | | + | - | + + | | + * + | | + * + | • " | | + * | + | + + | + + | + + | + * + | + * * * + | | ' ^ | | ** | | | | <b>+</b> · · · · · + | * * * * * * * * * * * * * * * * * * * * | | + * + | * ************************************* | | + * | + | + + | + ****** + | | + ****** | | + % + | + * | | + * | + | + | | | + * +<br>+ * + | | + * : | * * | | + * | 4 | + ** + | • | | | | + * + | 4 8 | | . ^ | + | | • | | | | * * * * * * * * * * * * * * * * * * * * | т ж<br>}- | | •<br>• | -T- | 1 XX T | T | * ** * | , T | | naje naje | . W | | | T | · - | + + | | + + | | + + | | | | - | T T | T | T N 1 | 1 T | T T | 7 7 | T | | | | | | | | ***** | | | # STDCGR-OBJ | | | 78 | | | 7' | 9 | | | - | 7A | | | 7B | | | 70 | | | | 73 | | | 7 | Ti | | 777 | |---|-----|-------|----|-----|------|----------|-----|-----|-----|----------|-----|--------------|------------------------|-------|----------|----------|-------|-----|------------|--------|---------------------------|------------|----------------|------------|-----|----------------------------------------| | | +++ | +++++ | ++ | 4-4 | ++++ | ++++ | ++ | ++ | +++ | | ++ | +- | ++++++ | -++ | 4 | +++-+ | +++ | ·}- | 4-4- | 1-4-4- | h-1- <del>1- +- +</del> - | ŀ | +-+-+-+ | +++++! | - 1 | 1111111111 | | 0 | + | | + | + | | | + | + | | | 4 | 4- | | ŧ | -ļ- | | | 4 | -1- | | | <b>!</b> - | + | -1- | -1- | + | | 1 | + | ** | + | + | ** | <b>*</b> | + | + | * | | + | + | * | 4. | 4. | * | * | -1- | 1- | * | * | ŀ | -1- | * + | 4- | *1 | | 2 | + | ** | + | + | * | * | 4 | 4. | * 1 | * * | + | · <b>}</b> · | **** | şţ | + | * | * | | -}- | × | × | t- | - <del>t</del> | X + | -1- | -1- | | 3 | + | * | + | + | * | * | + | + | * | * | + | 4- | * * | 4. | 4. | 3 | X | - † | ; | × | X | ! | : | 7 1 | 1. | | | 4 | + | * | + | + | * . | <b>¥</b> | -1- | -1- | | × | 4- | + | * * | + | - - | ** * * * | X # X | 4 | <b>}</b> - | | | 1. | 1 | X ( | : | 1 | | 5 | + | | + | + | * | | + | + | | * | 4- | -1- | **** | }- | -4 | * | * | 4 | 1 | | | }- | -} | % <b>+</b> | 1 | : | | 6 | + | | + | + | * . | * * | + | + | | <b>+</b> | -1- | + | # * | . + | + | 共长安全 | *** | 4 | + | | | ţ. | + | | 4 | ş.<br>1 | | 7 | + | | + | + | * | ** | + | + | 쏡 | * | + | + | * * | ş. ş. | 4 | * | × | 4 | 4 | | • | ŀ | + | + | ; | : | | 8 | + | | + | + | * | ** | + | + | * | * * | 4. | ·ŀ | **** | | { | × | ¥: | 1- | •; | | - | ! | 4- | * + | -1- | .‡. | | 9 | + | | + | + | ** | * * | + | + | | * * | + | + | * | | + | * | * | + | -+- | | | ļ. | + | * + | + | 2.5 | | Α | + | | + | + | | | }- | -1- | | | | 1- | | -1 | . į . | | | · | -1- | | | ļ | · }- | | 4 | -1· | | В | + | | + | + | | | + | + | | | | 4- | | -}- | + | | | + | - }- | | | : | 4 | ŀ | -; | 1 | | | +++ | | ++ | - | ++++ | ++++ | ++ | 44 | ++- | | ++ | - | ի արտ ի արարարա ի վայի | | <b>.</b> | ++++ | +++ | 1 | ++ | | +++++ | ļ. | + 4 + 4 + | +++++ | 4 | ++++++++++++++++++++++++++++++++++++++ | # 8-BIT N-CHANNEL MICROPROCESSOR COMPLETELY Z80™ COMPATIBLE #### DESCRIPTION The $\mu$ PD780 and $\mu$ PD780-1 processors are single chip microprocessors developed from third generation technology. Their increased computational power produces higher system through-put and more efficient memory utilization, surpassing that of any second generation microprocessor. The single voltage requirement of the $\mu$ PD780 and $\mu$ PD780-1 processors makes it easy to implement them into a system. All output signals are fully decoded and timed to either standard memory or peripheral circuits. An N-channel, ion implanted, silicon gate MOS process is utilized in implementing the circuit. The block diagram shows the functions of the processor and details the internal register structure. The structure contains 26 bytes of Read/Write (R/W) memory available to the programmer. Included in the registers are two sets of six general purpose registers, which may be used as 8-bit registers individually, or as 16-bit register pairs. Also included are two sets of accumulator and flag registers. Through a group of exchange instructions the programmer has access to either set of main or alternate registers. The alternate register permits foreground/background mode of operation, or may be used for fast interrupt response. A 16-bit stack pointer is also included in each processor, simplifying implementation of multiple level interrupts, permitting unlimited subroutine nesting, and simplifying many types of data handling. The two 16-bit index registers simplify implementation of relocatable code and manipulation of tabular data. The Refresh register will automatically refresh external dynamic memories. A powerful interrupt response mode will use the I register to form the upper 8-bits of a pointer to an interrupt service address table, while the interrupting apparatus supplies the lower 8-bits of the pointer. An indirect call will then be made to service this address. #### **FEATURES** - Single Chip, N-Channel Silicon Gate Processor - 158 Instructions Including all 78 of the 8080A Instructions, Permitting Total Software Compatibility - New 4-, 8-, and 16-Bit Operations Featuring Useful Addressing Modes such as Indexed, Bit and Relative - 17 Internal Registers - Three Modes of Rapid Interrupt Response, and One Non-Maskable Interrupt - Directly Connects Standard Speed Dynamic or Static Memories, with Minimum Support Circuitry - Single-Phase +5 Volt Clock and 5 VDC Supply - TTL Compatibility - Automatic Dynamic RAM Refresh Circuitry - Available in Plastic Package #### PIN CONFIGURATION TM: Z80 is a registered trademark of Zilog, Inc. # PIN IDENTIFICATION | | PIN | | | |----------------|---------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | SYMBOL | NAME | FUNCTION | | 1-5,<br>30-40 | A <sub>0</sub> -A <sub>15</sub> | Address Bus | 3-State Output, active high. Pins A <sub>0</sub> -A <sub>15</sub> constitute a 16-bit address bus, which provides the address for memory and I/O device data exchanges. Memory capacity 65,536 bytes. A <sub>0</sub> -A <sub>7</sub> is also needed as refresh cycle. | | 7-10,<br>12-15 | D <sub>0</sub> -D <sub>7</sub> | Data Bus | 3-State input/output, active high. Pins D <sub>0</sub> -D <sub>7</sub> compose an 8-bit, bidirectional data bus, used for data exchanges with memory and I/O devices. | | 27 | ™ <sub>1</sub> | Machine Cycle<br>One | Output, active low. $\overline{M}_1$ indicates that the machine cycle in operation is the op code fetch cycle of an instruction execution. | | 19 | MREQ | Memory Request | 3-State output, active low. MREQ indicates that a valid address for a memory read or write operation is held in the address. | | 20 | ĪΟRQ | Input/Output<br>Request | 3-State output, active low. The I/O request signal indicates that the lower half of the address bus holds a valid address for an I/O read or write operation. The IORO signal is also used to acknowledge an interrupt command, indicating that an interrupt response vector can be placed on the data bus. | | 21 | RD. | Memory Read | 3-State output, active low. RD indicates that the processor is requesting data from memory or an I/O device. The memory or I/O device being addressed should use this signal to gate data onto the data bus. | ## PIN IDENTIFICATION (CONT.) | | PIN | | | |-----|--------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | SYMBOL | NAME | FUNCTION | | 22 | WR | Memory Write | 3-State output, active low. The memory write signal indicates that the processor data bus is holding valid data to be stored in the addressed, memory or I/O device. | | 28 | RFSH | Refresh | Output, active low. RFSH indicates that a refresh address for dynamic memories is being held in the lower 7-bits of the address bus. The MREQ signal should be used to implement a refresh read to all dynamic memories. | | 18 | HALT | Halt State | Output, active low. HALT indicates that the processor has executed a HALT software instruction, and will not resume operation until either a non-maskable or a maskable (with mask enabled) interrupt has been implemented. The processor will execute NOP's while halted, to maintain memory refresh activity. | | 24 | WAIT | Wait | Input, active low. WAIT indicates to the processor that the memory or I/O devices being addressed are not ready for a data transfer. As long as this signal is active, the processor will reenter wait states. | | 16 | INT | Interrupt Request | Input, active low. The INT signal is produced by I/O devices. The request will be honored upon completion of the current instruction, if the interrupt enable flip-flop (IFF) is enabled by the internal software. There are three modes of interrupt response. Mode 0 is identical to 8080 interrupt response mode. The Mode 1 response is a restart location at 0038H. Mode 2 is for simple vectoring to an interrupt service routine anywhere in memory. | | 17 | NMI | Non-Maskable<br>Interrupt | Input, active low. The non-maskable interrupt has a higher priority than $\overline{\text{INT}}$ . It is always acknowledged at the end of the current instruction, regardless of the status of the interrupt enable flip-flop. When the $\overline{\text{NMI}}$ signal is given, the $\mu\text{PD780}$ processor automatically restarts to location 0066 $\mu$ . | | 26 | RESET | Reset | Input, active low. The RESET signal causes the processor to reset the interrupt enable flip-flop (IFF), clear PC and I and R registers, and set interrupt to 8080A mode. During the reset time, the address bus and data bus go to a state of high impedance, and all control output signals become inactive, after which processing continues at 0000H. | | 25 | BUSRQ | Bus Request | Input, active low. BUSRQ has a higher priority than NMI, and is always honored at the end of the current machine cycle. It is used to allow other devices to take control over the processor address bus, data bus signals; by requesting that they go to a state of high impedance. | | 23 | BUSAK | Bus Acknowledge | Output, active low. BUSAK is used to inform the requesting device that the processor address bus, data bus and 3-state control bus signals have entered a state of high impedance, and the external device can now take control of these signals. | ### **μPD780** | Operating Temperature 0°C to +70 | °C ABSOLUTE MAXIMUM | |-----------------------------------|---------------------| | Storage Temperature65°C to +150 | °c RATINGS* | | Voltage on any Pin0.3 to +7 Volts | $\mathfrak{O}$ | | Power Dissipation | 5M | Note: 1 With Respect to Ground. COMMENT: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. $T_a = 25^{\circ}C$ $T_a = 0^{\circ}C$ to +70°C; $V_{CC} = +5V \pm 5\%$ unless otherwise specified. | | | | LI | MITS | | | TEST | |-------------------------------------------|-------------------|------------------|----------------------|------|-----------------|------|-------------------------------------------| | PARAME | TER | SYMBOL | MIN | TYP | MAX | UNIT | CONDITIONS | | Clock Input Low Volta | age | VILC | -0.3 | | 0.45 | V | | | Clock Input High Voltage | | VIHC | V <sub>cc</sub> -0.2 | | V <sub>cc</sub> | V | | | Input Low Voltage | | VIL | -0.3 | | 0.8 | V | | | Input High Voltage | | VIH | 2.0 | | V <sub>cc</sub> | ٧ | | | Output Low Voltage | | VOL | | | 0.4 | V | IOL = 1.8 mA | | Output High Voltage | | Voн | 2.4 | | | V | IOH = -250 μA | | Power Supply Current | μPD780 | Icc | | | 150 | mA | t <sub>C</sub> = 400 ns | | Tower Supply Current | μPD780-1 | Icc | | 90 | 200 | mA | t <sub>C</sub> = 250 ns | | Input Leakage Current | | ILI | | - | 10 | μΑ | V <sub>IN</sub> = 0 to V <sub>cc</sub> | | Tri-State Output Leakage Current in Float | | ILOH | | | 10 | μΑ | V <sub>OUT</sub> = 2.4 to V <sub>cc</sub> | | Tri-State Output Leakage Current in Float | | <sup>I</sup> LOL | | | -10 | μA | V <sub>OUT</sub> = 0.4 V | | Data Bus Leakage Curr | ent in Input Mode | <sup> </sup> LD | | | ±10 | μΑ | 0 ≤ V <sub>IN</sub> ≤ V <sub>cc</sub> | DC CHARACTERISTICS $T_a = 25^{\circ}C$ | | , | | LIMITS | | · | TEST | |--------------------|----------|-----|--------|-----|------|------------------------| | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | CONDITIONS | | Clock Capacitance | $C_\phi$ | | | 35 | pF | f <sub>C</sub> = 1 MHz | | Input Capacitance | CIN | | | 5 | pF | Unmeasured Pins | | Output Capacitance | COUT | | | 10 | pF | Returned to Ground | CAPACITANCE ### **μ**PD780 PACKAGE OUTLINES μPD780C/D μPD780C μPD780C-1 (Plastic) | ITEM | MILLIMETERS | INCHES | |------|---------------------------------|-------------------------------------| | Α | 51.5 MAX | 2.028 MAX | | В | 1.62 | 0.064 | | С | 2.54 ± 0.1 | 0.10 ± 0.004 | | D | 0.5 ± 0.1 | 0.019 ± 0.004 | | E | 48.26 | 1.9 | | F | 1,2 MIN | 0.047 MIN | | G | 2.54 MIN | 0.10 MIN | | Н | 0.5 MIN | 0.019 MIN | | I | 5.22 MAX | 0.206 MAX | | J | 5.72 MAX | 0.225 MAX | | К | 15.24 | 0.600 | | L | 13.2 | 0.520 | | М | 0.25 <sup>+ 0.1</sup><br>- 0.05 | 0.010 <sup>+</sup> 0.004<br>- 0.002 | $T_a = 0^{\circ} C$ to $+70^{\circ} C$ ; $V_{CC} = +5V \pm 5\%$ , unless otherwise specified. | | | | LIM | IITS | | | | |-----------------------------------------------------------------|----------------------|-------------|--------------------------------------------------|--------------|--------------------------------------------------|------|--------------------------------------------------| | | | μΡ | D780 | μPD7 | 780-1 | | TEST | | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | UNIT | CONDITIONS | | Clock Period | tc | 0.4 | 12 | 0.25 | 12 | μς | | | Clock Pulse Width, Clock High | t <sub>w</sub> (ΦH) | 180 | | 110 | | ns | | | Clock Pulse Width, Clock Low | tw (oL) | 180 | 2000 | 110 | 2000 | ns | | | Clock Rise and Fall Time | t <sub>r,</sub> f | | 30 | | 30 | ns | - | | Address Output Delay | tD(AD) | | 145 | | 110 | ns | | | Delay to Float | tF(AD) | | 110 | | 90 | ns | | | Address Stable Prior to MREQ (Memory Cycle) | t <sub>acm</sub> | 1 | | 1 | | ns | C <sub>L</sub> = 50 pF | | Address Stable Prior to IORQ, RD or WR (I/O Cycle) | taci | 2 | | 2 | | ns | CE - 50 PF | | Address Stable from RD or WR | t <sub>ca</sub> | 3 | | 3 | | ns . | | | Address Stable from RD or WR During Float | tcaf | 4 | | 4 | | ns | | | Data Output Delay | <sup>t</sup> D(D) | | 230 | | 150 | , ns | | | Delay to Float During Write Cycle | tF(D) | | 90 | | 90 | ns | | | Data Setup Time to Rising Edge of Clock During M1 Cycle | <sup>†</sup> SΦ(D) | 50 | | 35 | | ns | | | Data Setup Time to Falling Edge of Clock During M2 to M5 Cycles | ts⊕(D) | 60 | | 50 | | ns | CL = 200 pF | | Data Stable Prior to WR (Memory Cycle) | tdcm | (5) | | (5) | | ns | _ | | Data Stable Prior to WR (I/O Cycle) | <sup>t</sup> dci | 6 | | 6 | | ns | | | Data Stable from WR | †cdf | 7 | | 0 | | ns | | | Any Hold Time for Setup Time | <sup>t</sup> H | 0 | | | 0 | ns | | | MREQ Delay from Falling Edge of Clock to MREQ Low | tDL⊕(MR) | | 100 | | 85 | ns | | | MREQ Delay from Rising Edge of Clock to MREQ High | tDHΦ(MR) | | 100 | | 85 | ns | | | MREQ Delay from Falling Edge of Clock to MREQ High | tDHΦ(MR) | | 100 | | 85 | ns | | | Pulse Width, MREQ Low | tw(MRL) | 8 | | 8 | | ns | | | Pulse Width, MREQ High | tw(MRH) | 9 | | 9 | | ns | | | TORQ Delay from Rising Edge of Clock to TORQ Low | <sup>t</sup> DL⊕(IR) | | 90 | - | 75 | ns | | | IORQ Delay from Falling Edge of Clock to IORQ Low | ¹DL⊕(IR) | | 110 | | 85 | ns | | | TORQ Delay from Rising Edge of Clock to TORQ High | <sup>†</sup> DHΦ(IR) | | 100 | | 85 | ns | | | IORQ Delay from Falling Edge of Clock to IORQ High | tDHΦ(IR) | <b></b> - | 110 | | 85 | ns | C <sub>L</sub> = 50 pF | | RD Delay from Rising Edge of Clock to RD Low | <sup>t</sup> DLΦ(RD) | l | 100 | | 85 | ns | GE 30 p. | | RD Delay from Falling Edge of Clock to RD Low | tDLØ(RD) | | 130 | | 95 | ns | | | RD Delay from Rising Edge of Clock to RD High | tDHΦ(RD) | | 100 | | 85 | ns | | | RD Delay from Falling Edge of Clock to RD High | tDHΦ(RD) | | 110 | | 85 | ns | | | WR Delay from Rising Edge of Clock to WR Low | <sup>†</sup> DLΦ(WR) | | 80 | | 65 | ns | | | WR Delay from Falling Edge of Clock to WR Low | tDLΦ(WR) | | 90 | | 80 | ns | | | WR Delay from Falling Edge of Clock to WR High | <sup>†</sup> DHΦ(WR) | | 100 | | 80 | ns | 1 | | Pulse Width to WR Low | tw(WRL) | 100 | | (10) | | ns | | | MI Delay from Rising Edge of Clock to MI Low | tDL(MI) | - | 130 | - | 100 | ns | <b>-</b> | | MI Delay from Rising Edge of Clock to MI High | tDH(MI) | | 130 | | 100 | ns | C <sub>L</sub> = 30 pF | | RFSH Delay from Rising Edge of Clock to RFSH Low | tDL(RF) | - | 180 | | 130 | ns | 1 | | RFSH Delay from Rising Edge of Clock to RFSH High | tDH(RF) | <del></del> | 150 | | 120 | ns | | | WAIT Setup Time to Falling Edge of Clock | ts(WT) | 70 | 130 | 70 | 1.20 | ns | <del> </del> | | HALT Delay Time from Falling Edge of Clock | tD(HT) | t | 300 | | 300 | ns | C <sub>1</sub> = 50 pF | | INT Setup Time to Rising Edge of Clock | t <sub>s(IT)</sub> | 80 | <del></del> | 80 | <del> </del> | ns | | | Pulse Width, NMI Low | tw(NML) | 80 | <del> </del> | 80 | <del> </del> | ns | <del> </del> | | BUSRQ Setup Time to Rising Edge of Clock | t <sub>s</sub> (BO) | 80 | <del> </del> | 50 | <del> </del> | ns | | | BUSAK Delay from Rising Edge of Clock to BUSAK Low | tDL(BA) | | 120 | <u> </u> | 100 | ns | <del> </del> | | BUSAK Delay from Falling Edge of Clock to BUSAK High | tDH(BA) | | 110 | <del> </del> | 100 | ns | C <sub>L</sub> = 50 pF | | RESET Setup Time to Rising Edge of Clock | ts(RS) | 90 | <del> </del> | 60 | 1.00 | ns | | | | | 1 30 | 100 | | 80 | ns | <del> </del> | | Delay to Float (MREQ, IORQ, RD and WR) | tF(C) | | | | | | | LOAD CIRCUIT FOR OUTPUT #### TIMING WAVEFORMS #### Instruction Op Code Fetch The contents of the program counter (PC) are placed on the address bus at the start of the cycle. $\overline{MREQ}$ goes active one-half clock cycle later, and the falling edge of this signal can be used directly as a chip enable to dynamic memories. The memory data should be enabled onto the processor data bus when $\overline{RD}$ goes active. The processor takes data with the rising edge of the clock state T3. The processor internally decodes and executes the instruction, while clock states T3 and T4 of the fetch cycle are used to refresh dynamic memories. The refresh control signal $\overline{RFSH}$ indicates that a refresh read should be done to all dynamic memories. #### Memory Read or Write Cycles This diagram illustrates the timing of memory read or write cycles other than an op code fetch (M<sub>1</sub> cycle). The function of the MREQ and RD signals is exactly the same as in the op code fetch cycle. When a memory write cycle is implemented, the MREQ becomes active and is used directly as a chip enable for dynamic memories, when the address bus is stable. The WR line is used directly as a R/W pulse to any type of semi-conductor memory, and is active when data on the data bus is stable. ## TIMING WAVEFORMS (CONT.) #### Input or Output Cycles This illustrates the timing for an I/O read or I/O write operation. A single wait-state (T<sub>W</sub>) is automatically inserted in I/O operations to allow sufficient time for an I/O port to decode its address and activate the WAIT line, if necessary. #### Interrupt Request/Acknowledge Cycle The processor samples the interrupt signal with the rising edge of the last clock at the end of any instruction. A special M<sub>1</sub> cycle is started when an interrupt is accepted. During the M<sub>1</sub> cycle, the $\overline{\text{IORQ}}$ (instead of $\overline{\text{MREQ}}$ ) signal becomes active, indicating that the interrupting device can put an 8-bit vector on the data bus. Two wait states (T<sub>W</sub>) are automatically added to this cycle. This makes it easy to implement a ripple priority interrupt scheme. #### **INSTRUCTION SET** The following summary shows the assembly language mnemonic and the symbolic operation performed by the instructions of the $\mu$ PD780 and $\mu$ PD780-1 processors. The instructions are divided into 16 categories: Miscellaneous Group Rotates and Shifts Bit Set, Reset and Test 8-Bit Loads 16-Bit Loads Exchanges Input and Output Jumps Calls Memory Block Moves Memory Block Searches 8-Bit Arithmetic and Logic Restarts 16-Bit Arithmetic Returns General Purpose Accumulator and Flag Operations The addressing Modes include combinations of the following: Indexed Immediate Register Immediate Extended Implied Modified Page Zero Register Indirect Relative Bit Extended ### **INSTRUCTION SET TABLE** | MNEMONIC | SYMBOLIC<br>OPERATION | DESCRIPTION | NO.<br>BYTES | NO. T<br>STATES | С | z | FLAC<br>P/V | | N | н | OP CODE<br>76 543 210 | |--------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------|-------------------------------------------------------------|----------|----------|------------------|------------|--------|------------|-------------------------------------------------------------------| | ADC HL, ss | HL ← HL + ss + CY | Add with carry reg. pair ss to HL | 1 | 11 | \$ | \$ | V | ‡ · | 0 | x | 11 101 101 <sup>®</sup><br>01 ss1 010 | | ADC A, r<br>ADC A,n | A ← A + r + CY<br>A ← A + n + CY | Add with carry Reg. r to ACC<br>Add with carry value n to ACC | 1 | 4<br>7 | \$<br>\$ | ‡<br>‡ | v<br>v | | 0<br>0 | ‡<br>‡ | 10 001 rrr®<br>11 001 110 | | ADC A, (HL)<br>ADC A, (IX + d) | A ← A + (HL) + CY<br>A ← A + (IX + d) + CY | Add with carry loc. (HL) to ACC<br>Add with carry loc. (IX + d) to ACC | | 7<br>19 | ‡<br>‡ | ‡<br>‡ | v<br>v | | 0<br>0 | <b>‡</b> | nn nnn nnn<br>10 001 110<br>11 011 101 | | ADC A, (IY + d) | A ← A + (IY + d) + CY | Add with carry loc. (IY + d) to ACC | | 19 | \$ | ‡ | v | ‡ | 0 | ‡ | 10 001 110<br>dd ddd ddd<br>11 111 101<br>10 001 110 | | ADD A, n | A ← A + n | Add value n to ACC | 2 | 7 | \$ | \$ | v | ‡ | 0 | <b>‡</b> | dd ddd ddd<br>11 000 110<br>nn nnn nnn | | ADD A, r | A←A+r | Add Reg. r to ACC | -1 | 4 | <b>‡</b> | <b>‡</b> | V | ‡ | 0 | <b>‡</b> | 10 000 rrr® | | ADD A, (HL) | A ← A + (HL) | Add location (HL) to ACC | 1 | 7 | \$ | \$ | ٧ | <b>‡</b> | 0 | <b>‡</b> | 10 000 110 | | ADD A, (IX + d) | A ← A + (IX + d) | Add location (IX + d) to ACC | 3 | 19 | ţ | \$ | V | <b>‡</b> | 0 | ‡ | 11 011 101<br>10 000 110<br>dd ddd ddd | | ADD A, (IY + d) | A ← A + (IY + d) | Add location (IY + d) to ACC | 3 | 19 | \$ | \$ | <b>V</b> | <b>‡</b> | 0 | \$ | 11 111 101<br>10 000 110 | | ADD HL. ss | HL← HL+ss | Add Reg. pair ss to HL | 1 | 11 | 1 | | | | 0 | x | dd ddd ddd<br>00 ss 1 001 | | ADD IX, pp | IX ← IX + pp | Add Reg. pair pp to IX | 2 | 15 | ‡ | • | • | • | | x | 11 011 101 <sup>©</sup><br>00 pp1 001 | | ADD IY, rr | IY ← IY + rr | Add Reg. pair rr to IY | 2 | 15 | \$ | .• | • | • | 0 | × | 11 111 101 <sup>©</sup><br>00 rr1 001 | | AND r<br>AND n | A ← AΛr<br>A ← AΛn | Logical 'AND' of Reg. r ∧ ACC<br>Logical 'AND' of value n ∧ ACC | | 4<br>7 | 0 | ‡<br>‡ | P<br>P | | 0<br>0 | <b>‡</b> | 10 100 rrr <sup>®</sup><br>11 100 110 | | AND (IX + d) | A ← AΛ(HL)<br>A ←AΛ(IX + d) | Logical 'AND' of loc. (HL) A ACC Logical 'AND' of loc. (IX + d) A ACC | · | 7<br>19 | 0 | ‡<br>‡ | P<br>P | | 0<br>0 | ‡<br>‡ | nn nnn nnn<br>10 100 110<br>11 011 101<br>10 100 110 | | AND (IY + d) | A ←AΛ(IY + d) | Logical 'AND' of loc. (IY + d) A ACC | | 19 | 0 | ‡ | Р | ‡ | 0 | <b>‡</b> , | dd ddd ddd<br>11 111 101<br>10 100 110 | | BIT b, (HL) | z ← (HL) <sub>b</sub> | Test BIT b of location (HL) | 2 | 12 | • | ‡ | × | × | 0 | 1 | dd ddd ddd<br>11 001 011 <sup>©</sup><br>01 bbb 110 | | BIT b, (IX + d) | $Z \leftarrow (\overline{ X + d })_b$ | Test BIT b at location (IX + d) | 4 | 20 | • | \$ | <b>x</b> : | x | 0 | 1 | 11 011 101 <sup>©</sup><br>11 001 011<br>dd ddd ddd<br>01 bbb 110 | | BIT b, (IY + d) | $Z \leftarrow (\overline{ Y+d})_b$ | Test BIT b at location (IY + d) | 4 | 20 | • | <b>‡</b> | × | x | 0 | 1 | 11 111 101 E<br>11 001 011<br>dd ddd ddd<br>01 bbb 110 | | BIT b, r | Z ← r̄ <sub>b</sub> | Test BIT of Reg. r | 2 | 8 | • | <b>‡</b> | × : | × | 0 | 1 | 11 001 011<br>01 bbb rrr | | CALL cc, nn | If condition cc false continue, else same as CALL nn | Call subroutine at location nn if condition cc is true | 3 | 10 | • | • | • | • | • | • | 11 ←cc→ 100 <sup>⊕</sup><br>nn nnn nnn<br>nn nnn nnn | | CALL nn | (SP - 1) ← PC <sub>H</sub><br>(SP - 2) ← PC <sub>L</sub><br> PC ← nn | Unconditional call subroutine at location nn | 3 | 17 | • | • | • | • | • | • | 11 001 101<br>nn nnn nnn<br>nn nnn nnn | | CCF | CY ← CY | Complement carry flag | 1 | 4 | ı | • | • | • | 0 | × | 00 111 111 | | CP r | A-r | Compare Reg. r with ACC | | 4. 7 | \$ | <b>‡</b> | V | <b>‡</b> | 1 | \$ | 10 111 rrr® | | CP n | A – n | Compare value n with ACC | | | \$ | Ŧ | ٧ | + | 1 | \$ | 11 111 110<br>nn nnn nnn | | CP (IX + d) | A - (HL)<br>A - (IX + d) | Compare loc. (HL) with ACC<br>Compare loc. (IX + d) with ACC | | 7<br>19 | ‡ | ‡ | <b>v</b> | ‡<br>‡ | 1 | ‡<br>‡ | 10 111 110<br>11 011 101<br>10 111 110 | | CP (IY + d) | • | Compare loc. (IY + d) with ACC | | 19 | ‡ | <b>‡</b> | ٧ | <b>‡</b> | 1 | ‡ · | dd ddd ddd<br>11 111 101<br>10 111 110 | | CPD | A - (HL)<br>HL ← HL -1 | Compare location (HL) and ACC, decrement HL and BC | 2 | 16 | • | ¢@ | ① <sub>‡</sub> ① | ‡ | 1 | <b>‡</b> | 11 101 101<br>10 101 001 | | CPDR | BC ← BC − 1 A − (HL) HL ← HL → 1 BC ← BC − 1 Juntil A = (HL) or BC = 0 | Compare location (HL) and ACC, decrement HL and BC, repeat until BC = 0 | 2 | 21 if BC = 0<br>and A ≠ (HL)<br>16 if BC = 0<br>or A = (HL) | • | ţŒ | ⊕ ‡① | <b>t</b> . | 1 | <b>‡</b> | 11 101 101<br>10 111 001 | | MNEMONIC | SYMBOLIC<br>OPERATION | DESCRIPTION | NO.<br>BYTES | NO. T<br>STATES | С | z | FLA<br>P/V | | N | н | OP 0<br>76 54 | ODE <sub>.</sub><br>3 210 | |-----------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------------------------------------------|---|----------------|-------------|----------------|-------------|----------|----------------------------------|---------------------------| | СРІ | A - (HL)<br>HL ← HL + 1<br>BC ← BC - 1 | Compare location (HL) and ACC, increment HL and decrement BC | 2 | 16 | • | ţ② | ţ① | ¢ | 1 | <b>‡</b> | 11 10<br>10 10 | | | CPIR | A - (HL)<br>HL ← HL + 1<br>BC ← BC - 1<br>until<br>A = (HL) or BC = 0 | Compare location (HL) and ACC, increment HL, decrement BC Repeat until BC = C | 2 | 21 if BC = 0<br>and A ≠ (HL)<br>16 if BC = 0<br>or A = (HL) | • | ‡② | ţ(T | ) <sub>‡</sub> | 1 | ţ | 11 10<br>10 11 | 1 101<br>0 001 | | CPL | A←A | Complement ACC (1's comp.) | 1 | 4 | • | • | • | • | 1 | 1 | 00 10 | 1 111 | | DAA | | Decimal adjust ACC | 1 | 4 | ‡ | <b>‡</b> | P | ‡ | • | <b>‡</b> | 00 10 | | | DEC r<br>DEC (HL)<br>DEC (IX + d) | $r \leftarrow r - 1$<br>$(HL) \leftarrow (HL) - 1$<br>$(IX + d) \leftarrow (IX + d) - 1$ | Decrement Reg. r<br>Decrement loc. (HL)<br>Decrement loc. (IX + d) | | 4<br>11<br>23 | • | ‡<br>‡ | V<br>V<br>V | ‡<br>‡ | 1<br>1<br>1 | ‡<br>‡ | 00 11<br>11 01<br>00 11 | 1 101<br>0 101 | | DEC (IY + d) | $(IY + d) \leftarrow (IY + d) - 1$ | Decrement loc. (IY + d) | | 23 | • | ‡ | ٧ | \$ | 1 | \$ | dd dd<br>11 11<br>00 11<br>dd dd | 1 101<br>0 101 | | DEC IX | IX ← IX − 1 | Decrement IX | 2 | 10 | • | • | • | • | • | | l | 1 101 | | DEC IY | | Decrement IY | 2 | 10 | • | • | • | • | • | • | 00 10 | 1 101<br>1 011 | | DEC ss | ss ← ss – 1 | Decrement Reg. pair ss | 1 | 6 | • | • | • | • | • | • | 00 ss | 1 011® | | DI | IFF ← 0 | Disable interrupts | 1 | 4 | • | • | • | • | • | • | 11 11 | | | DJNZ, e | B ← B − 1 if B = 0<br>continue if B ≠ 0<br>PC ← PC + e | Decrement B and jump relative if B = 0 | 2 | 8 | • | • | • | • | • | • | 00 01 | 0 000 | | EI | IFF ← 1 | Enable interrupts | 1 | 4 | • | • | • | • | • | • | 11 11 | 1 011 | | EX (SP), HL | H ↔ (SP + 1)<br>L ↔ (SP) | Exchange the location (SP) and HL | 1 | 19 | • | • | • | • | • | • | 11 10 | 0 011 | | EX (SP), IX | IX <sub>H</sub> ↔ (SP + 1)<br>IX <sub>L</sub> ↔ (SP) | Exchange the location (SP) and IX | 2 | 23 | • | • | • | • | • | • | 11 01<br>11 10 | 1 101<br>0 011 | | EX (SP), IY | IY <sub>H</sub> ↔ (SP + 1)<br>IY <sub>L</sub> ↔ (SP) | Exchange the location (SP) and IY | 2 | 23 | • | • | • | • | • | • | 11 11<br>11 10 | | | EX AF, AF | AF ↔ AF' | Exchange the contents of AF AF | 1 | 4 | • | • | • | • | • | • | 00 00 | 1 000 | | EX DE, HL | DE ↔ HL<br> BC ↔ BC '<br> DE ↔ DE '<br> HL ↔ HL ' | Exchange the contents of DE and HL<br>Exchange the contents of BC, DE, HL<br>with contents of BC', DE', HL',<br>respectively | 1 1 | 4 | • | • | • | • | • | • | 11 10 | | | HALT | Processor Halted | HALT (wait for interrupt or reset) | 1 | 4 | • | • | • | • | • | • | 01 11 | 0 110 | | IM 0 | | Set Interrupt mode 0 | 2 | 8 | • | • | • | • | • | • | | 1 101<br>0 110 | | IM 1 | | Set Interrupt mode 1 | 2 | 8 | • | • | • | • | • | • | 11 10<br>01 01 | 0 110 | | IM 2 | | Set Interrupt mode 2 | 2 | 8 | • | • | • | • | • | • | í | 1 110 | | IN A, (n) | A ← (n) | Load ACC with input from device n | 2 | 11 | • | • | • | • | • | • | nn nn | | | IN r, (C) | r ← (C) | Load Reg. r with input from device (C) | 2 | 12 | • | ‡ | Р. | ‡ | 0 | \$ | 01 rr | | | INC (HL) | (HL) ← (HL) + 1<br> IX ← IX + 1 | Increment Iocation (HL) | 1 | 11 | | Î | ٧ | Ţ | 0 | ‡ | 00 11 | | | | | | 2 | 10 | • | • | • | • | • | • | 00 10 | 1 101<br>0 011 | | INC (IX + d) | $( X+d) \leftarrow ( X+d) + 1$ | Increment location (IX + d) | 3 | 23 | • | \$ | ٧ | ‡ | 0 | \$ | 00 11 | 1 101<br>0 100<br>d ddd | | INC IY | IY ← IY + 1 | Increment IY | 2 | 10 | • | • | • | • | • | • | | 1 101<br>0 011 | | INC (IY + d) | $(IY + d) \leftarrow (IY + d) + 1$ | Increment location (IY + d) | 3 | 23 | • | \$ | ٧ | ‡ | 0 | ‡ | dd dd | 0 100<br>d ddd | | INC r | r ← r + 1 | Increment Reg. r | 1 | 4 | • | <b>‡</b> | v | <b>‡</b> | 0 | <b>‡</b> | 00 rr | , 100® | | INC ss | ss ← ss + 1 | Increment Reg. pair ss | 1 | 6 | • | •_ | • | • | • | • | 00 ss | 0 011@ | | IND | (HL) ← (C)<br>B ← B − 1<br>HL ← HL − 1 | Load location (HL) with input from port (C), decrement HL and B | 2 | 16 | • | <sub>‡</sub> ③ | X | x | 1 | X | 11 10<br>10 10 | 1 101 | | MNEMONIC | SYMBOLIC<br>OPERATION | DESCRIPTION | NO.<br>BYTES | NO. T<br>STATES | С | z | FLA<br>P/V | | N | н | OP CODE<br>76 543 210 | |----------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------|--------------|-------------------------------|---|----|------------|-----|----|----|--------------------------------------------------------------------| | INDR | (HL) ← (C)<br>B ← B − 1<br>HL ← HL − 1 until B = 0 | Load location (HL) with input from port (C), decrement HL and decrement B, repeat until B = 0 | 2 | 21 | • | 1 | × | X | 1. | Х | 11 101 101<br>10 111 010 | | INI | (HL) ← (C)<br>B ← B − 1<br>HL ← HL + 1 | Load location (HL) with input from port (C); and increment HL and decrement B | 2 | 16 | • | 16 | ® × | × | 1 | X | 11 101 101<br>10 100 010 | | INIR | (HL) ← (C)<br>B ← B − 1<br>HL ← HL + 1 until B = 0 | Load location (HL) with input from port (C), increment HL and decrement B, repeat until B = 0 | 2 | 21 | • | 1 | × | X | 1 | x | 11 101 101<br>10 110 010 | | JP (HL) | PC ← HL | Unconditional jump to (HL) | 1 | 4 | • | • | • | • | | • | 11 101 001 | | JP (IX) | PC ← IX | Unconditional jump to (IX) | 2 | 8 | • | • | • | • | • | • | 11 011 101<br>11 101 001 | | JP (IY) | PC ← IY | Unconditional jump to (IY) | 2 | 8 | • | • | • | • 1 | • | •. | 11 111 101<br>11 101 001 | | JP cc, nn | If cc true PC — nn else continue | Jump to location nn if condition cc is true | 3 | 10 | • | • | • | • | • | • | 11 ←cc→ 010<br>nn nnn nnn<br>nn nnn nnn | | JP nn | PC nn | Unconditional jump to location nn | . 3 | 10 | • | • | • | • | • | • | 11 000 011<br>nn nnn nnn | | JR C, e | If C = 0 continue<br>If C = 1 PC - PC + e | Jump relative to PC + e, if carry = 1 | 2 | 7 if condition<br>met. 12, if | • | • | • | • | • | • | 00 111 000<br>e-2 | | JR e | PC ← PC + e | Unconditional jump relative to PC + e | 2 | 12 | • | • | • | • | • | • | 00 011 000<br>-e-2 | | JR NC, e | If C = 1 continue<br>If C = 0 PC ← PC + e | Jump relative to PC + e if carry = 0 | 2 | 7 . | • | • | • | • | • | • | 00 110 000<br> | | JR NZ, e | If Z = 1 continue | Jump relative to PC + e if non-zero (Z = 0) | 2 | . 7 | • | • | • | • | • | • | 00 100 000<br>-e-2 | | JR Z, e | If Z = 0 continue | Jump relative to PC + e if zero | 2 | 7 | • | • | • | • | • | • | 00 101 000<br>e-2 | | LD A, (BC) | A ← (BC) | Load ACC with location (BC) | 1 | 7 | • | • | • | • | • | • | 00 001 010 | | LD A, (DE) | A ← (DE) | Load ACC with location (DE) | 1 | 7 | • | • | • | • | • | • | 00 911 010 | | LD A, I | A ← I | Load ACC with I | 2 | 9 | • | 1 | IFF | ţ | 0 | 0 | 11 101 101<br>01 010 111 | | LD A, (nn) | A ← (nn) | Load ACC with location nn | 3 | 13 | • | • | • | • | • | • | 00 111 010<br>nn nnn nnn<br>nn nnn nnn | | LD A, R | A ← R | Load ACC with Reg. R | 2 | 9 | • | 1 | IFF | 1 | 0 | 0 | 11 101 101<br>01 011 111 | | LD (BC), A | (BC) ← A | Load location (BC) with ACC | 1 | 7 | • | • | • | • | • | • | 00 000 010 | | LD (DE), A | (DE) ← A | Load location (DE) with ACC | 1 | 7 | • | • | • | • | • | • | 00 010 010 | | LD (HL), n | (HL) ← n | Load location (HL) with value n | .2 | 10 | • | • | • | • | • | • | 00 110 110<br>nn nnn nnn | | LD ss, nn | ss ← nn | Load Reg. pair ss with value nn | 4 | 20 | • | • | • | • | • | • | nn nnn nnn | | LD HL, (nn) | H ← (nn + 1)<br>L ← (nn) | Load HL with location (nn) | 3 | 16 | • | • | • | • , | • | • | 00 101 010<br>nn nnn nnn | | LD (HL), r | (HL) ← r | Load location (HL) with Reg. r | 1 | 7 | | | | | | | on non non | | LD I, A | I ← A | Load I with ACC | 2 | 9 | • | • | • | • , | • | • | 11 101 101<br>01 000 111 | | LD IX, nn | IX ← nn | Load IX with value nn | 4 | 19 | • | • | • | • | • | • | 11 011 101<br>00 100 001 | | LD IX, (nn) | | Load IX with location (nn) | 4 | 20 | • | • | • | • | • | • | nn nnn nnn<br>11 011 101<br>00 101 010<br>nn nnn nnn | | LD (IX + d), n | (IX + d) ← n | Load location (IX + d) with value n | 4 | 19 | • | • | • | •. | • | • | nn nnn nnn<br>11 011 101<br>00 110 110<br>dd ddd ddd<br>nn nnn nnn | | LD (IX + d), r | (IX + d) ← r | Load location (IX + d) with Reg. r | 3 | 19 | • | • | • | • | • | • | 11 011 101<br>01 110 rrr<br>dd ddd ddd | | MNEMONIC | SYMBOLIC<br>OPERATION | DESCRIPTION | NO.<br>BYTES | NO. T<br>STATES | С | z | FL/<br>P/V | AGS<br>S | N | н | OP COI<br>76 543 | | |----------------|------------------------------------------------------|--------------------------------------------------------------|--------------|-----------------|----|---|------------------|----------|---|---|------------------|--------------------| | LD IY, nn | IY ← nn | Load IY with value nn | 4 | 14 | • | • | • | • | • | • | 11 111 | 101 | | | | | | | | | | | | | 00 100 | | | | | | | | | | | | | | 1 | nnn | | LD IY, (nn) | Y <sub>H</sub> ← (nn + 1)<br> ← (nn) | Load IY with location (nn) | 4 | 20 | • | • | • | • | • | • | 11 111<br>00 101 | | | | 11 (min) | | | | | | | | | | ŀ | nnn | | | ( , , ) | L. L. B. L. | | 20 | | | _ | _ | | _ | nn nnn | 101® | | LD ss, (nn) | ss <sub>H</sub> ← (nn + 1)<br>ss <sub>L</sub> ← (nn) | Load Reg. pair dd with location (nn) | 4 | 20 | • | • | • | • | • | • | 11 101<br>01 ss1 | | | | <b>L</b> | | | | | | | | | | 1 | nnn<br>nnn | | LD (IY + d), n | (IY + d) ← n | Load (IY + d) with value n | 4 | 19 | | • | • | • | • | • | | 101 | | | | | | | l | | | | | | 00 110<br>dd ddd | 110<br>ddd | | | | | į. | | | | | | | | nn nnn | nnn | | LD (IY + d), r | (IY + d) ← r | Load location (IY + d) with Reg. r | 3 | 19 | • | • | • | • | • | • | 11 111 | 101® | | | | | | | | | | | | | 01 110<br>dd ddd | rrr<br>ddd | | LD (nn), A | (nn) ← A | Load location (nn) with ACC | 3 | 13 | • | • | • | • | • | • | 00 110 | | | | | | | | | | | | | | nn nnn | n nn<br>n nn | | LD (nn), ss | (nn + 1) ← ss <sub>H</sub> | Load location (nn) with Reg. pair dd | 4 | 20 | • | • | • | • | • | • | 11 101 | 101 <sup>(A)</sup> | | | (nn) ← ssL | | | | | | | | | | 01 ss0 | | | | | | 1 | | | | | | | | 1 | nnn | | LD (nn), HL | (nn + 1) ← H<br>(nn) ← L | Load location (nn) with HL | 3 | 16 | • | • | • | • | • | • | 00 100 | | | | (1111) — [ | | } | | l | | | | | | 1 | nnn | | LD (nn), IX | (nn + 1) ← IX <sub>H</sub><br>(nn) ← IX <sub>j</sub> | Load location (nn) with IX | 4 | 20 | • | • | • | • | • | • | 11 011 | | | - | (nn) ~ 1 ^ L | | | | | | | | | | 00 100<br>nn nnn | | | | | | | | 1 | | | | | | l | nnn | | LD (nn), IY | (nn + 1) ← IY <sub>H</sub><br>(nn) ← IY <sub>L</sub> | Load location (nn) with IY | 4 | 20 | • | • | • | • | • | • | 00 100 | | | | | | | | | | | | | | nn nnn<br>nn nnn | nnn<br>nnn | | LDR, A | R←A | Load R with ACC | 2 | 9 | | • | • | • | • | • | 11 101 | | | | | | 1 | | | | | | | | 01- 001 | 111 | | LD r, (HL) | r ← (HL) | Load Reg. r with location (HL) | 1 | 7 | • | • | • . | • | • | • | 01 rrr | 110 <sup>®</sup> | | LD r, (IX + d) | r ← (!X + d) | Load Reg. r with location (IX + d) | 3 | 19 | • | • | • | • | • | • | 11 011<br>01 rrr | 101 <sup>®</sup> | | | | | | | | | | | | | dd ddd | _ | | LD r, (IY + d) | $r \leftarrow (IY + d)$ | Load Reg. r with location (IY + d) | 3 | 19 | • | • | • | • | • | • | 11 111<br>01 rrr | 101 <sup>®</sup> | | | | | | | | | | | | | dd ddd | ddd _ | | LD r, n | r←n | Load Reg. r with value n | 2 | 7 | • | • | • | • | • | • | 00 rrr | 110 <sup>(B)</sup> | | LD, r, r' | <br> r ← r' | Load Reg. r with Reg. r | 1 | 4 | | | | | | | 01 rrr | | | LD SP, HL | SP ← HL | Load SP with HL | 1 | 6 | | • | • | • | • | • | 11 111 | | | LD SP, IX | SP ← IX | Load SP with IX | 2 | 10 | • | • | • | • | • | • | 11 011 | 101 | | LD SP, IY | SP ← IY | Lond SP with IV | | 10 | | | _ | | _ | | 11 111 | | | LD SP, IT | SF ← T | Load SP with IY | 2 | 10 | • | • | • | • | • | • | 11 111 | | | LDD | (DE) ← (HL) | Load location (DE) with location | 2 | 16 | • | • | 1 | • | 0 | 0 | 11 101 | | | | DE ← DE ~ 1<br>HL ← HL ~ 1 | (HL), decrement DE, HL and BC | | | ł | | | | | | 10 101 | 000 | | | BC ← BC − 1 | | | | 1 | | | | | | | | | LDDR | (DE) ← (HL)<br> DE ← DE – 1 | Load location (DE) with location (HL) | 2 | 21 | • | • | 0 | • | 0 | 0 | 11 101 | | | | HL ← HL ~ 1 | | | | | | | | | | | | | LDI | BC ← BC − 1 until BC = 0<br>(DE) ← (HL) | Load location (DE) with location | 2 | 16 | | | $\mathbf{D}_{1}$ | ). | 0 | 0 | 11 101 | 101 | | | DE ← DE + 1 | (HL), increment DE, HL; decrement | - | | | • | | - | J | J | 10 100 | | | | HL ← HL + 1<br> BC ← BC − 1 | BC | | | | | | | | | | | | LDIR | (DE) ← (HL) | Load location (DE) with location | 2 | 21 if BC # 0 | • | • | 0 | • | 0 | 0 | 11 101 | | | | DE ← DE + 1<br>HL ← HL + 1 | (HL), increment DE, HL; decrement BC and repeat until BC = 0 | | 16 if BC = 0 | | | | | | | 10 110 | | | | BC ← BC − 1 until BC ≈ 0 | and reposit which bo o | | | | | | | | | | | | NEG | A ← 0 − A | Negate ACC (2's complement) | 2 | 8 | \$ | ‡ | V | t | 1 | ‡ | 11 101<br>01 000 | | | L | L | <u> </u> | L | L | | | | | | | 101 000 | 100 | | MNEMONIC | SYMBOLIC<br>OPERATION | DESCRIPTION | NO.<br>BYTES | NO. T<br>STATES | С | z | FLAGS<br>P/V S | | н | OP CODE<br>76 543 210 | |------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------|--------------------------------|---|------------|----------------|--------|--------|--------------------------------------------------------------------| | NOP | | No operation | 1 | 4 | • | • | • • | • | • | 00 000 000 | | OR r<br>OR n | A←AVr<br>A←AVn | Logical 'OR' of Reg. r and ACC<br>Logical 'OR' of value n and ACC | | 4<br>7 | 0 | ‡<br>‡ | P | 0<br>0 | ‡<br>‡ | 10 110 rrr®<br>11 110 110 | | OR (HL)<br>OR (IX + d) | $A \leftarrow AV (HL)$<br>$A \leftarrow (IX + d)$ | Logical 'OR' of loc. (HL) and ACC<br>Logical 'OR' of loc. (IX + d) Λ ACC | | 7<br>19 | • | ‡<br>‡ | P ‡ | 0<br>0 | ‡<br>‡ | nn nnn nnn<br>10 110 110<br>11 011 101<br>10 110 110 | | OR (IY + d) | A ← AV (IY + d) | Logical 'OR' of loc. (IY + d) $\Lambda$ ACC | , | 19 | • | ‡ | P ‡ | 0 | t | dd ddd ddd<br>11 111 101<br>10 110 110 | | OTDR | (C) ← (HL)<br>B ← B − 1<br>HL ← HL − 1 until B = 0 | Load output port (C) with contents of location (HL), decrement HL and B, repeat until B = 0 | 2 | 21 if B ≠ 0<br>16 if B = C | • | 1 | x x | 1 | x | dd ddd ddd<br>11 101 101<br>10 111 011 | | OTIR | (C) ← (HL)<br>B ← B − 1<br>HL ← HL + 1 until B = 0 | Load output port (C) with location (HL), increment HL, decrement B, repeat until B = 0 | 2 | 21 if B ≠ 0<br>16 if B = C | • | 1 | × × | 1 | X | 11 101 101<br>10 110 011 | | OUT (C), r | (C) ← r | Load output port (C) with Reg. r | 2 | 12 | • | • | • • | • | • | 11 101 101® | | OUT (n), A | (n) ← A | Load output port (n) with ACC | 2 | 11 | • | • | • • | • | • | 01 rrr 001<br>11 010 011 | | OUTD | (C) ← (HL)<br>B ← B − 1<br>HL ← HL − 1 | Load output port (C) with location (HL), increment HL and decrement B | 2 | 16 | • | ‡ <b>③</b> | ) × ,× | 1 | X | 11 101 101<br>10 101 011 | | ОИТІ | (C) ← (HL)<br>B ← B − 1<br>HL ← HL + 1 | Load output port (C) with location (HL), increment HL and decrement B | 2 | 16 | • | ţ③ | ×× | 1 | × | 11 101 101<br>10 100 011 | | POP IX | $ \begin{aligned} & \mathbf{X}_{H} \leftarrow (SP + 1) \\ & \mathbf{X}_{L} \leftarrow (SP) \end{aligned} $ | Load IX with top of stack | 2 | 14 | • | • | • • | • | • | 11 011 101<br>11 100 001 | | POPIY | IY <sub>H</sub> ← (SP + 1)<br>IY <sub>L</sub> ← (SP) | Load IY with top of stack | 2 | 14 | • | • | • • | • | • | 11 111 101<br>11 100 001 | | POP qq | qq <sub>H</sub> ← (SP + 1)<br>qq <sub>L</sub> ← (SP) | Load Reg. pair qq with top of stack | 1 | 10 | • | • | • • | • | • | 11 qq0 001© | | PUSH IX | (SP - 2) ← IX<br>(SP - 1) ← IX <sub>H</sub> | Load IX onto stack | 2 | 15 | • | • , | • • | • | • | 11 011 101<br>11 100 101 | | PUSH IY | (SP - 2) ← IY L<br>(SP - 1) ← IY H | Load IY onto stack | 2 | 15 | • | • | • • | • | • | 11 111 101<br>11 100 101 | | PUSH qq | (SP – 2) ← qq <sub>L</sub><br>(SP – 1) ← qq <sub>H</sub> | Load Reg. pair qq onto stack | 1 | 11 | • | • | • • | • | • | 11 qq0 101 <sup>©</sup> | | RES b, r | S <sub>b</sub> ← 0 | Reset Bit b of Reg, r | | 8 | • | • | • • | • | • | 11 001 011 B | | RES b, (HL) | S <sub>b</sub> ← 0, (HL) | Reset Bit b of loc. (HL) | - | 15 | • | • | • • | • | • | 11 001 011<br>10 bbb 110 | | RESb, (IX + d) | $S_b \leftarrow 0$ , (IX + d) | Reset Bit b of loc. (IX + d) | | 23 | • | • | • • | • | • | 11 011 101<br>11 001 011<br>dd ddd ddd | | RES b, (IY + d) | $S_b \leftarrow 0$ , (IY + d) | Reset Bit b of loc. (IY + d) | | 23 | | • | • • | • | • | 10 bbb 110<br>11 111 101<br>11 001 011<br>dd ddd ddd<br>10 bbb 110 | | RET | PC <sub>L</sub> ← (SP)<br>PC <sub>H</sub> ← (SP + 1) | Return from subroutine | 1 | 10 | • | • | • • | • | • | 11 001 001 | | RETcc | File of the condition of the control contro | Return from subroutine if condition cc is true | 1 | 5 if CC false<br>11 if CC true | • | • | • • | • | • | 11 ←cc→ 000 H | | RETI | , тод (6. т.) | Return from interrupt | 2 | 14 | • | • | • • | • | • | 11 101 101<br>01 001 101 | | RETN | | Return from non-maskable interrupt | 2 | 14 | • | • | • • | • | • | 11 101 101<br>01 000 101 | | RLr | | Rotate left through carry Reg. r | | 2 | 1 | 1 | P ‡ | 0 | 0 | 11 001 011 <sup>®</sup> | | RL (HL) | , | Rotate left through carry loc. (HL) | | 4 | 1 | <b>‡</b> | P ‡ | 0 | 0 | 11 001 011 | | RL (IX + d) | CY 7 - 0 | Rotate left through carry loc. (IX + d) | | 6 | ‡ | 1 | Ъ ‡ | 0 | 0 | 00 010 110<br>11 011 101<br>11 001 011<br>dd ddd ddd | | RL (IY + d) | m ≅ r, (HL),<br>(IX + ḍ),<br>(IY + d), A | Rotate left through carry loc. (IY + d) | | 6 | 1 | ‡ | P 1 | 0 | 0 | 00 010 110<br>11 111 101<br>11 001 011<br>dd ddd ddd | | RLA | | Rotate left ACC through carry | 1 | 4 | ţ | • | • • | 0 | 0 | 00 010 111 | | MNEMONIC | SYMBOLIC<br>OPERATION | DESCRIPTION | NO.<br>BYTES | NO. T<br>STATES | С | z | FLAC<br>P/V | | н | OP CODE<br>76 543 210 | |--------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--------------|-----------------|---|----------|-------------|------------|----------|--------------------------------------------------------------------| | RLC (HL) | | Rotate location (HL) left circular | 2 | 15 | 1 | ‡ | Ρ : | : 0 | 0 | 11 001 011<br>00 000 110 | | RLC (IX + d) | | Rotate location (IX + d) left circular | 4 | 23 | ţ | 1 | Р : | 0 | 0 | 11 011 101<br>11 001 011<br>dd ddd ddd<br>00 000 110 | | RLC (IY + d) | CY 7 ← 0<br>m ≡ r, (HL), | Rotate location (IY + d) left circular | 4 | 23 | t | 1 | Р : | 0 | 0 | 11 111 101<br>11 001 011<br>dd ddd ddd<br>00 000 110 | | RLC r | (IX + d), (IY + d), A | Rotate Reg. r left circular | 2 | 8 | ı | 1 | P | 0 | 0 | 11 001 011 <sup>®</sup> | | RLCA | | Rotate left circular ACC | 1 | 4 | 1 | • | • | • 0 | 0 | 00 000 111 | | RLD | A 7 43 0 7 43 0 (HL) | Rotate digit left and right between ACC and location (HL) | 2 | 18 | • | 1 | P 1 | 0 | 0 | 11 101 101<br>01 101 111 | | RR r | | Rotate right through carry Reg. r | | 2 | 1 | 1 | Р : | 0 | 0 | 11 001 011 <sup>®</sup> | | RR (HL) | | Rotate right through carry loc. (HL) | | 4 | t | ţ | P | 0 | 0 | 11 001 011<br>00 011 110 | | RR (IX + d) | | Rotate right through carry loc.<br>(IX + d) | | 6 | 1 | 1 | P · | : 0 | 0 | 11 011 101<br>11 001 011<br>dd ddd ddd | | RR (IY + d) | $7 \rightarrow 0$ $m \equiv r$ , (HL), (IX + d), (IY + d), A | Rotate right through carry loc.<br>(IY + d) | | 6 | 1 | ‡ | Р : | 0 | 0 | 00 011 110<br>11 111 101<br>11 001 011<br>dd ddd ddd<br>00 011 110 | | RRA | | Rotate right ACC through carry | 1 | 4 | 1 | • | • | 0 | 0 | 00 011 111 | | RRC r | | Rotate Reg. r right circular | | 2 | 1 | 1 | Р | t 0 | 0 | 11 001 011® | | RRC (HL) | | Rotate loc. (HL) right circular | | 4 | 1 | 1 | Р | 0 1 | 0 | 00 001 rrr<br>11 001 011<br>00 001 110 | | RRC (IX + d) | 7 - 0 - CY | Rotate loc. (IX + d) right circular | | 6 | ı | 1 | Р | ‡ O | 0 | 11 011 101<br>11 001 011<br>dd ddd ddd | | RRC (IY + d) | m≡r, (HL),<br>(IX + d), (IY + d), A | Rotate loc. (IY + d) right circular | | 6 | 1 | ‡ | Р | t O | 0 | 00 001 110<br>11 111 101<br>11 001 011<br>dd ddd ddd<br>00 001 110 | | RRCA | | Rotate right circular ACC | 1 | 4 | ţ | • | • | 0 | 0 | 00 001 111 | | RRD | A 7 4 3 0 7 4 3 0 (HL) | Rotate digit right and left between ACC and location (HL) | 2 | 18 | • | 1 | P 1 | 0 | 0 | 11 101 101<br>01 100 111 | | RST <sub>t</sub> | (SP - 1) ← PC <sub>H</sub><br>(SP - 2) ← PC <sub>L</sub><br>PC <sub>H</sub> '← 0, PC <sub>L</sub> ← T | Restart to location T | 1 | 11 | • | • | • • | • | • | 11 ttt 111 | | SBC A, r<br>SBC A, n | A ← A − r − CY<br>A ← A − n − CY | Subtract Reg. r from ACC w/carry<br>Subtract value n from ACC with<br>carry | 1 | <b>4</b><br>7 | ‡ | ‡ | | ‡ 1<br>‡ 1 | ‡ | 10 011 rrr <sup>®</sup><br>11 011 110 | | SBC A, (HL)<br>SBC A, (IX + d) | A ← A − (HL) − CY<br>A ← A − (IX + d) − CY | Sub. loc. (HL) from ACC w/carry<br>Subtract loc. (IX + d) from<br>ACC with carry | | 7<br>19 | ţ | ‡ | | ‡ 1<br>‡ 1 | ‡ | 10 011 110<br>11 011 101<br>10 011 110 | | SBC A, (IY + d) | A ← A – (IY + d) – CY | Subtract loc. (IY + d) from ACC with carry | | 19 | ‡ | <b>‡</b> | ٧ | 1 | <b>‡</b> | dd ddd ddd<br>11 111 101<br>10 011 110<br>dd ddd ddd | | SBC HL, ss | HL ← HL – ss – CY | Subtract Reg. pair ss from HL with carry | 2 | 15 | 1 | 1 | V 1 | 1 | × | 11 101 101 A<br>01 ss0 010 | | SCF | CY ← 1 | Set carry flag (C = 1) | 1 | 4 | 1 | • | • | 0 | 0 | 00 110 111 | | | (HL) <sub>b</sub> ← 1 | Set Bit b of location (HL) | 2 | 15 | • | • | • | • | • | 11 001 011 <sup>©</sup><br>11 bbb 110 | | SET b, (IX + d) | (IX + d) <sub>b</sub> ← 1 | Set Bit b of location (IX + d) | 4 | 23 | • | • | • • | • | • | 11 011 101 <sup>©</sup><br>11 001 011<br>dd ddd ddd<br>11 bbb 110 | | MNEMONIC | SYMBOLIC<br>OPERATION | DESCRIPTION | NO.<br>BYTES | NO. T<br>STATES | С | z | FLA<br>P/V | | N | н | OP CODE<br>76 543 210 | |--------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------|--------------|-----------------|---|----------|------------|----------|--------|--------|----------------------------------------------------------------------------------| | SET b, (IY + d) | (IY + d) <sub>b</sub> ← 1 | Set Bit b of location (IY + d) | 4 | 23 | • | • | • | • | • | • | 11 111 101 <sup>©</sup><br>11 001 011<br>dd ddd ddd<br>11 bbb 110 | | SET b, r | r <sub>b</sub> ← 1 | Set Bit b of Reg. r | 2 | 8 | • | • | • | • | • | • | 11 001 011 <sup>®</sup> | | SLA r | • | Shift Reg. r left arithmetic | | 8 | 1 | 1 | P | 1 | 0 | 0 | 11 001 011 <sup>®</sup><br>00 100 rrr | | SLA (HL) | CY 7 ← 0 ← 0 | Shift loc. (HL) left arithmetic | | 15 | î | <b>‡</b> | P | 1 | 0 | 0 | 11 001 011<br>00 100 110 | | SLA (IX + d) | $m \equiv r$ , (HL), (IX + d), (IY + d) | Shift loc. (IX + d) left arithmetic | | 23 | 1 | ‡ | P | 1 | 0 | 0 | 11 011 101<br>11 001 011<br>dd ddd ddd<br>00 100 110 | | SLA (IY + d) | | Shift loc. (IY + d) left arithmetic | | 23 | 1 | ţ | P | ‡ | 0 | 0 | 11 111 101<br>11 001 011<br>dd ddd ddd<br>00 100 110 | | SRA r | | Shift Reg. r right arithmetic | | 8 | t | 1 | P | 1 | 0 | 0 | 11 001 011 <sup>®</sup> | | SRA (HL) | 7-0 CY | Shift loc. (HL) right arithmetic | | 15 | 1 | ‡ | Р | 1 | 0 | 0 | 11 001 011<br>00 101 110 | | SRA (IX + d) | | Shift loc. (IX + d) right arithmetic | | 23 | 1 | 1 | Р | t | 0 | 0 | 11 011 101<br>11 001 011 | | SRA (IY + d) | m ≡ r, (HL), (IX + d), (IY + d) | Shift loc. (IY + d) right arithmetic | | 23 | t | t | Р | ‡ | 0 | 0 | dd ddd ddd<br>00 101 110<br>11 111 101<br>11 001 011<br>dd ddd ddd<br>00 101 110 | | SRLr | | Shift Reg. r right logical | | 8 | 1 | ţ | Р | <b>‡</b> | 0 | 0 | 11 001 011® | | SRL (HL) | 0 - 7-0 - CY | Shift loc. (HL) right logical | | 15 | 1 | 1 | P | <b>‡</b> | . 0 | 0 | 00 111 rrr<br>11 001 011 | | SRL (IX + d) | $m \equiv r$ , (HL), (IX + d), (IY + d) | Shift loc. (IX + d) right logical | | 23 | ‡ | \$ | P | <b>‡</b> | 0 | 0. | 00 111 110<br>11 011 101<br>11 001 011<br>dd ddd ddd | | SRL (IY + d) | | Shift loc. (IY + d) right logical | | 23 . | 1 | <b>‡</b> | Ρ | ‡ | 0 | 0 | 00 111 110<br>11 111 101<br>11 001 011<br>dd ddd ddd<br>00 111 110 | | SUB r<br>SUB n | A ← A − r<br>A ← A − n | Subtract Reg. r from ACC<br>Subtract value n from ACC | | 4<br>7 | ţ | ‡<br>‡ | V<br>V | ‡<br>‡ | 1<br>1 | ‡<br>‡ | 10 010 rrr® | | SUB (HL)<br>SUB (IX + d) | A ← A − (HL)<br>A ← A − (IX + d) | Subtract loc. (HL) from ACC<br>Subtract loc. (IX + d) from ACC | - | 7<br>19 | 1 | ‡<br>‡ | V<br>V | ‡ | 1 | ‡ | nn nnn nnn<br>10 010 110<br>11 011 101<br>10 010 110 | | SUB (IY + d) | A ← A − (IY + d) | Subtract loc. (IY + d) from ACC | | 19 | 1 | 1 | <b>y</b> | ‡ | 1 | ‡ | dd ddd ddd<br>11 111 101<br>10 010 110<br>dd ddd ddd | | XOR r<br>XOR n | A ← A∀r<br>A ← A∀n | Exclusive 'OR' Reg. r and ACC<br>Exclusive 'OR' value n and ACC | | 4<br>7 | ‡ | <b>†</b> | P<br>P | ‡ | 1<br>1 | ‡ | 10 101 rrr® | | XOR (HL)<br>XOR (IX + d) | $A \leftarrow A \forall (HL)$ $A \leftarrow A \forall (IX + d)$ | Exclusive 'OR' loc. (HL) and ACC Exclusive 'OR' loc. (IX + d) and ACC | | 7<br>19 | ‡ | . ‡ | P<br>P | ‡<br>‡ | 1 | ‡<br>‡ | nn nnn nnn<br>10 101 110<br>11 011 101<br>10 101 110 | | XOR (IY + d) | A ← A♥ (IY + d) | Exclusive 'OR' loc. (IY + d) and ACC | | 19 | 1 | ‡ | Р | <b>t</b> | 1 | 1 | dd ddd ddd<br>11 111 101<br>10 101 110<br>dd ddd ddd | | FLAG NOTES: | Q | <b>B</b> | ( | 3 | 0 | ) | ( | 9 | | (E) | ( | Ē | 0 | 3 | | | Θ | | | ① | |-----------------------------------------|-----|----------|-----|-----|-----|----|-----|----|-----|------|-----|--------|-----|----|-----|------|---------------|---------------|-----|-----| | 1 P/V flag is 0 if B-1=0, else P/V=1 | Reg | SS | Reg | r | Reg | pp | Reg | rr | Bit | t b | Reg | g r,r' | Reg | qq | CC | Cond | lition | Relevant Flag | Reg | | | 2 Z=1 if A=(HL), else Z=0 | вс | 00 | Α | 111 | вс | 00 | вс | 00 | 0 | 000 | Α | 1.11 | вс | 00 | 000 | NZ | Non Zero | Z | В | 000 | | 3 If B-1=0, Z flag set, else reset | | 01 | 1 - | | DE | | - | 01 | 1 | 001 | В | 000 | 1 | 01 | 001 | Z | Zero | Z | С | 001 | | FLAG DEFINITIONS: | HL | 10 | C | 001 | 1 | 10 | IY | 10 | 2 | 010 | 1 - | 001 | | 10 | 010 | NC | Non Carry | Ć | D | 010 | | | SP | 11 | D | 010 | SP | 11 | SP | 11 | 3 | 011 | D | 010 | AF | 11 | 011 | С | Carry | C | Ε | 011 | | <ul> <li>= Flag not affected</li> </ul> | | | E | 011 | 1 | | | | 4, | .100 | Ε | 011 | 1 | | 100 | PO | Parity Odd | P/V | н | 100 | | 0 = Flag reset | | | н | 100 | | | | | 5 | 101 | Н | 100 | 1 | | 101 | PE | Parity Even | P/V | L | 101 | | 1 - Flores | | | L | 101 | | | | | 6 | 110 | L | 101 | l | | 110 | Ρ | Sign Positive | S | ۰F | 110 | | 1 = Flag set | | | l | | 1 | | l | | 7 | 111 | l | | l | | 111 | M | Sign Negative | e S | Α | 111 | X = Flag unknown The information presented in this document is believed to be accurate and reliable. The information is subject to change without notice. <sup>‡ =</sup> Flag affected according to result of operation V = Overflow set FLAG DESCRIPTION: P = Parity set S = Sign N = Add/Subtract H = Half Carry IFF = Interrupt flip-flop set C = Carry/Link Z = Zero P/V = Parity/Overflow #### **4096 BIT DYNAMIC RAMS** #### DESCRIPTION The $\mu$ PD411A Family consists of four 4096 words by 1 bit dynamic N-channel MOS RAMs. They are designed for memory applications where very low cost and large bit storage are important design objectives. The $\mu$ PD411A Family is designed using dynamic circuitry which reduces the standby power dissipation. Reading information from the memory is non-destructive. Refreshing is easily accomplished by performing one read cycle on each of the 64 row addresses. Each row address must be refreshed every two milliseconds. The memory is refreshed whether Chip Select is a logic high or a logic low. #### **FEATURES** - Low Standby Power - 4096 words x 1 bit Organization - A single low-capacitance high level clock input with solid ±1 volt margins. - Inactive Power 0.3 mW (Typ.) - Power Supply +12, +5, -5V - Easy System Interface - TTL Compatible (Except CE) - Address Registers on the Chip - Simple Memory Expansion by Chip Select - Three State Output and TTL Compatible - 22 pin Plastic or Cerdip Dual-in-Line Package - Replacement for INTEL's 2107B, TI's 4060 and Equivalent Devices. - 4 Performance Ranges: | | ACCESS TIME | R/W CYCLE | RMW CYCLE | REFRESH TIME | |-----------|-------------|-----------|-----------|--------------| | μPD411A-E | 350 ns | 800 ns | 960 ns | 1 ms | | μPD411A | 300 ns | 470 ns | 650 ns | 2 ms | | μPD411A-1 | 250 ns | 430 ns | 600 ns | 2 ms | | μPD411A-2 | 200 ns | 400 ns | 520 ns | 2 ms | #### PIN CONFIGURATION #### PIN NAMES | Ao - A11 | Address Inputs | |---------------------------------|-------------------| | A <sub>0</sub> - A <sub>5</sub> | Refresh Addresses | | CE | Chip Enable | | CS | Chip Select | | DIN | Data Input | | DOUT | Data Output | | WE | Write Enable | | $V_{DD}$ | Power (+12V) | | Vcc | Power (+5V) | | VSS | Ground | | V <sub>BB</sub> | (Power –5V) | | NC | No Connection | | | | #### **CE Chip Enable** A single external clock input is required. All read, write, refresh and read-modify-write operations take place when chip enable input is high. When the chip enable is low, the memory is in the low power standby mode. No read/write operations can take place because the chip is automatically precharging. #### **CS** Chip Select The chip select terminal affects the data in, data out and read/write inputs. The data input and data output terminals are enabled when chip select is low. The chip select input must be low on or before the rising edge of the chip enable and can be driven from standard TTL circuits. A register for the chip select input is provided on the chip to reduce overhead and simplify system design. #### **WE Write Enable** The read or write mode is selected through the write enable input. A logic high on the WE input selects the read mode and a logic low selects the write mode. The WE terminal can be driven from standard TTL circuits. The data input is disabled when the read mode is selected. #### An-A11 Addresses All addresses must be stable on or before the rising edge of the chip enable pulse. All address inputs can be driven from standard TTL circuits. Address registers are provided on the chip to reduce overhead and simplify system design. #### **DIN Data Input** Data is written during a write or read-modify-write cycle while the chip enable is high. The data in terminal can be driven from standard TTL circuits. There is no register on the data in terminal. #### **DOUT Data Output** The three state output buffer provides direct TTL compatibility with a fan-out of two TTL gates. The output is in the high-impedance (floating) state when the chip enable is low or when the Chip Select input is high. Data output is inverted from data in. #### Refresh Refresh must be performed every two milliseconds by cycling through the 64 addresses of the lower-order-address inputs $A_0$ through $A_5$ or by addressing every row within any $2^*$ -millisecond period. Addressing any row refreshes all 64 bits in that row. The chip does not need to be selected during the refresh. If the chip is refreshed during a write mode, the chip select must be high. \* $\mu$ PD411A-E = 1 millisecond refresh period. **BLOCK DIAGRAM** ## ABSOLUTE MAXIMUM RATINGS\* | Operating Temperature | |---------------------------------------------------| | Storage Temperature55°C to +150°C | | Output Voltage ① | | All Input Voltages ①+20 to -0.3 Volts | | Supply Voltage VDD ①+20 to -0.3 Volts | | Supply Voltage V <sub>CC</sub> ①+20 to -0.3 Volts | | Supply Voltage VSS ①+20 to -0.3 Volts | | Power Dissipation 1.0W | Note: 1 Relative to VBB. COMMENT: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. $T_a = 25^{\circ}C$ #### DC CHARACTERISTICS $T_a = 0^{\circ} C$ to $70^{\circ} C$ , $V_{DD} = +12 V \pm 10\%$ , $V_{CC} = +5 V \pm 10\%$ , $V_{BB} = -5 V \pm 10\%$ , $V_{SS} = 0 V$ | | | LIMITS | | | | | |-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|---------------------|----------------------|----------------------|----------------|-----------------------------------------------------------------------------------------------------------| | PARAMETER | SYMBOL | MIN. | TYP. ① | MAX. | UNIT | TEST CONDITIONS | | Input Load Current | <sup>1</sup> LI | | 0.01 | 10 | μΑ | VIN = VIL MIN to VIH MAX | | CE Input Load Current | ILC | | 0.01 | 10 | μΑ | VIN = VILC MIN to VIHC MAX | | Output Leakage Current for High Impedance State | llo | | 0.01 | ±10 | μΑ | CE = V <sub>ILC</sub> or $\overline{CS}$ = V <sub>IH</sub><br>V <sub>0</sub> = 0V to 5.25V | | V <sub>DD</sub> Supply Current during CE off | IDD OFF | | 50 | 200 | μΑ | CE = -1.0V to 0.6V | | VDD Supply Current during CE on | IDD ON | | 35 | 50 | mA | CE = V <sub>IHC</sub> , T <sub>a</sub> = 25°C | | Average V <sub>DD</sub> Current<br>μPD411A-E<br>μPD411A<br>μPD411A-1<br>μPD411A-2 | I <sub>DD</sub> AV<br>I <sub>DD</sub> AV<br>I <sub>DD</sub> AV<br>I <sub>DD</sub> AV | | 25<br>38<br>38<br>38 | 40<br>55<br>55<br>55 | mA<br>mA<br>mA | T <sub>a</sub> = 25°C Cycle Time = 800 ns Cycle Time = 470 ns Cycle Time = 430 ns Cycle Time = 400 ns | | VBB Supply Current ② | IBB | | 5 | 100 | μΑ | | | V <sub>CC</sub> Supply Current<br>during CE off ③ | ICC OFF | | 0.01 | 10 | μΑ | CE = VILC or $\overline{CS}$ = VIH | | Input Low Voltage | VIL | -1.0 | | 0.6 | ٧ | | | Input High Voltage | ViH | 2.4 | | V <sub>CC</sub> + 1 | ٧ | | | CE Input Low Voltage | VILC | - 1.0 | | 0.6 | > | | | CE Input High Voltage | VIHC | V <sub>DD</sub> - 1 | V <sub>DD</sub> | V <sub>DD</sub> + 1 | ٧ | | | Output Low Voltage | VOL | 0 | | 0.40 | ٧ | I <sub>OL</sub> = 3.2 mA | | Output High Voltage | Vон | 2.4 | | VCC | > | IOH = -2.0 mA | Notes: ① Typical values are for $T_a = 25^{\circ}C$ and nominal power supply voltages. ② The IBB current is the sum of all leakage currents. 3 During CE on VCC supply current is dependent on output loading. ### CAPACITANCE $T_a = 0^{\circ} C$ to $70^{\circ} C$ , $V_{DD} = +12V \pm 10\%$ , $V_{CC} = +5V \pm 10\%$ , $V_{BB} = -5V \pm 10\%$ , $V_{SS} = 0V$ | | | | LIMITS | 3 | | TEST | |---------------------|------------------|------|--------|------|------|------------| | PARAMETER | SYMBOL | MIN. | TYP. | MAX. | UNIT | CONDITIONS | | Address Capacitance | C <sub>AD</sub> | | | 6 | pF | VIN = VSS | | CS Capacitance | CCS | | | 6 | pF | VIN = VSS | | DIN Capacitance | CIN | | | 6 | pF | VIN = VSS | | DOUT Capacitance | COUT | | | 7 | pF | Vout = Vss | | WE Capacitance | CWE | | | 7 | pF | VIN = VSS | | CE Capacitance | C <sub>CE1</sub> | | | 27 | pF | VIN = VSS | | | C <sub>CE2</sub> | | | 22 | pF | VIN = VDD | #### **READ CYCLE** $T_a$ = 0°C to 70°C, $V_{DD}$ = 12V $\pm$ 10%, $V_{CC}$ = 5V $\pm$ 10%, $V_{BB}$ = -5V $\pm$ 10%, $V_{SS}$ = 0V, unless otherwise noted. | | | , | | | | | | | | | | |------------------------------------------|-----------------|------|-------|-----|------|------|--------|------|-----------|------|-----------------------------------------------| | | | μPD4 | 11A-E | μPD | 411A | μPD4 | 111A-1 | μPD4 | μPD411A-2 | | | | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | TEST CONDITIONS | | Time Between Refresh | tREF | | 1 | | 2 | | 2 | | 2 | ms | | | Address to CE Set Up Time | tAC | 0 | | 0 | | 0 | | 0 | | ns | | | Address Hold Time | <sup>t</sup> AH | 150 | | 150 | | 150 | | 150 | | ns | | | CE Off Time | tCC | 380 | | 130 | | 130 | | 130 | | ns | tT = t <sub>r</sub> = t <sub>f</sub> = 20 ns | | CE Transition Time | ŧŢ | 0 | 40 | 0 | 40 | 0 | 40 | 0 | 40 | ns | C <sub>1</sub> = 50 pF | | CE Off to Output High<br>Impedance State | <sup>t</sup> CF | 0 | 130 | 0 | 130 | 0 | 130 | 0 | 130 | ns | Load = 1TTL Gate | | Cycle Time | tCY | 800 | | 470 | | 430 | | 400 | | ns | $V_{ref} = 2.0 \text{ or } 0.8 \text{ Volts}$ | | CE on Time | tCE | 380 | 3000 | 300 | 3000 | 260 | 3000 | 230 | 3000 | ns | | | CE Output Delay | tCO | | 330 | | 280 | | 230 | | 180 | ns | | | Access Time | tACC | | 350 | | 300 | | 250 | | 200 | ns | | | CE to WE | tWL | 40 | | 40 | | 40 | | 40 | | ns | | | WE to CE on | tWC | 0 | | 0 | | 0 | | 0 | | ns | | #### WRITE CYCLE $T_a = 0^{\circ} C$ to $70^{\circ} C$ , $V_{DD} = 12 V \pm 10\%$ , $V_{CC} = 5 V \pm 10\%$ , $V_{BB} = -5 V \pm 10\%$ , $V_{SS} = 0 V$ , unless otherwise noted. | · | | μPD4 | 11A-E | μPD | 411A | μPD411A-1 μPD41 | | | μPD411A-2 | | | |------------------------------------------|-----------------|------|-------|-----|------|-----------------|------|-----|-----------|------|-----------------------------------------------| | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | TEST CONDITIONS | | Cycle Time | tCY | 800 | | 470 | | 430 | | 400 | | ns | | | Time Between Refresh | tREF | | 1 | | 2 | | 2 | | 2 | ms | ' | | Address to CE Set Up Time | tAC | 0 | | 0 | | 0 | | 0 | | ns | | | Address Hold Time | tAH. | 150 | | 150 | | 150 | | 150 | | ns | | | CE Off Time | tCC | 380 | | 130 | | 130 | | 130 | | ns | | | CE Transition Time | tŢ | 0 | 40 | 0 | 40 | 0 | 40 | 0 | 40 | ns | $t_T = t_r = t_f = 20 \text{ ns}$ | | CE Off to Output High<br>Impedance State | <sup>t</sup> CF | 0 | 130 | 0 | 130 | 0 | 130 | 0 | 130 | ns | CL = 50 pF | | CE on Time | †CE | 380 | 3000 | 300 | 3000 | 260 | 3000 | 230 | 3000 | ns | Load = ITTL Gate | | WE to CE off | tw | 200 | | 180 | | 180 | | 150 | | ns | $V_{ref} = 2.0 \text{ or } 0.8 \text{ Volts}$ | | CE to WE | tCW | 380 | | 300 | | 260 | | 230 | | ns | | | DIN to WE Set Up ① | tDW | 0 | | 0 | | 0, | | 0 | | ns | | | DIN Hold Time | tDH | 40 | | 40 | | 40 | | 40 | | ns | | | WE Pulse Width | tWP | 200 | | 180 | | 180 | | 150 | | ns | | Note: 1 If WE is low before CE goes high then DIN must be valid when CE goes high. #### **READ-MODIFY-WRITE CYCLE** $T_a = 0^{\circ}C$ to $70^{\circ}C$ , $V_{DD} = 12V \pm 10\%$ , $V_{CC} = 5V \pm 10\%$ , $V_{BB} = -5V \pm 10\%$ , $V_{SS} = 0V$ , unless otherwise noted. | | | μPD4 | 11A-E | μPD | PD411A μPD411A-1 | | μPD4 | 11A-2 | | | | |------------------------------------------|--------|------|-------|-----|------------------|-----|------|-------|------|------|----------------------------------------------------------| | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | TEST CONDITIONS | | Read-Modify-Write (RMW) Cycle Time | tRWC | 960 | | 650 | | 600 | | 520 | | ns | | | Time Between Refresh | tREF | | 1 | | 2 | | 2 | | 2 | ms | 1 | | Address to CE Set Up Time | tAC | 0 | | 0 | | 0 | | 0 | | ns | | | Address Hold Time | tAH | 150 | | 150 | | 150 | | 150 | | ns | | | CE Off Time | tCC | 380 | | 130 | | 130 | | 130 | | ns | | | CE Transition Time | tŢ | 0 | 40 | 0 | 40 | 0 | 40 | 0 | 40 | ns | t <del>T</del> = t <sub>r</sub> = t <sub>f</sub> = 20 ns | | CE Off to Output High<br>Impedance State | tCF | 0 | 130 | 0 | 130 | 0 | 130 | 0 | 130 | ns | C <sub>L</sub> = 50 pF | | CE Width During RMW | tCRW | 540 | 3000 | 480 | 3000 | 430 | 3000 | 350 | 3000 | ns | Load = 1TTL Gate | | WE to CE on | tWC | 0 | | 0 | | 0 | | 0 | | ns | V <sub>ref</sub> = 2.0 or 0.8 Volts | | WE to CE off | tw | 200 | | 180 | | 180 | | 150 | | ns | | | WE Pulse Width | tWP | 200 | | 180 | | 180 | | 150 | | ns | · | | DIN to WE Set Up | tDW | 0 | | 0 | | 0 | | 0 | | ns | | | DIN Hold Time | tDH | 40 | | 40 | | 40 | | 40 | | ns | | | CE to Output Delay | tCO | ` | 330 | | 280 | | 230 | | 180 | ns | | | Access Time | tACC | | 350 | | . 300 | | 250 | | 200 | ns | | #### **TIMING WAVEFORMS** #### READ AND REFRESH CYCLE (1) #### WRITE CYCLE #### **READ-MODIFY-WRITE CYCLE** - Notes: - For refresh cycle, row and column addresses must be stable tAC and remain stable for entire tAH period. - ② $V_{DD}$ 2V is the reference level for measuring timing of CE. - ③ VSS + 2V is the reference level for measuring timing of CE. - $\textcircled{4} \qquad \begin{tabular}{ll} V_{IHMIN} \mbox{ is the reference level for measuring timing of the addresses,} \\ \hline \mbox{CS}, \end{tabular} \begin{tabular}{ll} \overrightarrow{WE} \mbox{ and } D_{IN}. \end{tabular}$ - 6 VSS + 2.0V is the reference level for measuring timing of $\overline{DOUT}$ . - $\bigcirc$ VSS + 0.8V is the reference level for measuring timing of $\overline{D_{OUT}}$ . - WE must be at VIH until end of tco. ## TYPICAL OPERATING CHARACTERISTICS Power consumption = $V_{DD} \times I_{DDAV} + V_{BB} \times I_{BB}$ POWER CONSUMPTION Typical power dissipation for each product is shown below. | | mW (TYP.) | CONDITIONS | |-----------|-----------|------------------------------------------------------------| | μPD411A-E | 300 mW | $T_a = 25^{\circ}C$ , $t_{CY} = 800$ ns, $t_{CE} = 380$ ns | | μPD411A | 460 mW | $T_a = 25^{\circ}C$ , $t_{Cy} = 470$ ns, $t_{CE} = 300$ ns | | μPD411A-1 | 460 mW | $T_a = 25^{\circ}C$ , $t_{CY} = 430$ ns, $t_{CE} = 260$ ns | | μPD411A-2 | 460 mW | $T_a = 25^{\circ}C$ , $t_{Cy} = 400$ ns, $t_{CE} = 230$ ns | See curve above for power dissipation versus cycle time. Note: 1) $V_{DD} = 12V$ , $V_{BB} = -5.0V$ , $V_{CC} = 5.0V$ μPD411AC (Plastic) | ITEM | MILLIMETERS | INCHES | |------|--------------------------------|----------------------------------| | Α | 28.0 Max. | 1.10 Max. | | В | 1.4 Max. | 0.025 Max. | | С | 2.54 | 0.10 | | D | 0.50 | 0.02 | | E | 25.4 | 1.00 | | F | 1.40 | 0.055 | | G | 2.54 Min. | 0.10 Min. | | Н | 0.5 Min. | 0.02 Min. | | I | 4.7 Max. | 0.18 Max. | | J | 5.2 Max. | 0.20 Max. | | K | 10.16 | 0.40 | | L | 8.5 | 0.33 | | М | 0.25 <sup>+0.10</sup><br>-0.05 | 0.01 <sup>+0.004</sup><br>-0.002 | μPD411AD (Cerdip) | ITEM | MILLIMETERS | INCHES | |------|--------------|------------| | Α | 27.43 Max. | 1.079 Max. | | В | 1.27 Max. | 0.05 Max. | | С | 2.54 ± 0.1 | 0.10 | | D | 0.42 ± 0.1 | 0.016 | | E | 25.4 ± 0.3 | 1.0 | | F | 1.5 ± 0.2 | 0.059 | | G | 3.5 ± 0.3 | 0.138 | | Н | 3.7 ± 0.3 | 0.145 | | I | 4.2 Max. | 0.165 Max. | | J | 5.08 Max. | 0.200 Max. | | K | 10.16 ± 0.15 | 0.400 | | L | 9.1 ± 0.2 | 0.358 | | М | 0.25 ± 0.05 | 0.009 | # 1024 BIT (256 x 4) STATIC MOS RAM WITH COMMON I/O AND OUTPUT DISABLE #### **DESCRIPTION** The $\mu$ PD2111AL is a 256 words by 4 bits static random access memory fabricated with N-channel MOS technology. It uses fully static circuitry and therefore requires no clocks or refreshing to operate. The data is read out nondestructively and has the same polarity as the input data. Common input/output pins are provided. It is directly TTL compatible in all respects: inputs, outputs, and a single +5V supply. Separate chip enable $(\overline{CE})$ leads allow easy selection of an individual package when outputs are OR-tied. All members in the $\mu$ PD2111AL family feature a low standby power mode with the supply voltage being reduced to +1.5V. #### **FEATURES** - 256 Words x 4 Bits Organization - · Common Data Input and Output - Single +5V Supply Voltage - Directly TTL Compatible All Inputs and Outputs - Static MOS No Clocks or Refreshing Required - Access Time 250 ns to 450 ns max. - Simple Memory Expansion Chip Enable Inputs - Fully Decoded On Chip Address Decode - Inputs Protected All Inputs have Protection Against Static Charge - Low Cost Packaging 18 Pin Plastic Dual-In-Line Configuration - Three-State Output OR-Tie Capability - Low Standby Power #### PIN CONFIGURATION #### PIN NAMES | A <sub>0</sub> - A <sub>7</sub> | Address Inputs | |---------------------------------|-------------------| | OD | Output Disable | | R/W | Read/Write Input | | CE <sub>1</sub> | Chip Enable 1 | | CE <sub>2</sub> | Chip Enable 2 | | 1/01 - 1/04 | Data Input/Output | #### OPERATION MODES | CE <sub>1</sub> | CE <sub>2</sub> | OD | Chip Output Status | | | | | |-----------------|-----------------|----|--------------------|-------------|--|--|--| | 0 | 1 | 0 | C-144 | Data Output | | | | | 0 | 1 | 1 | Selected | High Z | | | | | | Others | | Unselected | State | | | | **BLOCK DIAGRAM** | Operating Temperature | $-10^{\circ}$ C to $+70^{\circ}$ C | |-----------------------|-------------------------------------| | Storage Temperature | $-65^{\circ}$ C to $+125^{\circ}$ C | | All Output Voltages | -0.5 to +7 Volts | | All Input Voltages | | | Supply Voltage VCC | -0.5 to +7 Volts | ABSOLUTE MAXIMUM RATINGS\* COMMENT: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. $T_a = 25^{\circ}C$ $T_a = -10 \text{ to } +70^{\circ} \text{ C}; V_{CC} = +5 \text{V} \pm 5\%$ #### DC CHARACTERISTICS | | | | ı | IMITS | ; | | TEST | |-------------------------------|-----------|------------------|------|-------|------|------|---------------------------------------------| | PARAMETER | PARAMETER | | MIN | TYP | MAX | UNIT | CONDITIONS | | Input High Voltage | · | VIH | +2.0 | | Vcc | V | | | Input Low Voltage | | ٧ıL | -0.5 | | +0.8 | ٧ | | | Output High Voltage | 2111AL-4 | √он | +2.4 | | | ٧ | I <sub>OH</sub> = -150 μA | | | 2111AL | | +2.4 | | | ٧ | I <sub>OH</sub> = -200 μA | | | 2111AL-2 | | | | | | | | Output Low Voltage | | VOL | | | +0.4 | ٧ | IOL = +2.1 mA | | Input Leakage Current | High | 1LIH | | | +10 | μΑ | VI = VCC | | Input Leakage Current | Low | ILIL | | | -10 | μА | VI = OV | | Output Leakage Curre | nt High | <sup>1</sup> LOH | | | +5 | μА | V <sub>O</sub> = +2.4V to V <sub>CC</sub> | | | | | | | | | CE = +2.0V | | Output Leakage Curre | nt Low | ILOL | | | -10 | μΑ | V <sub>O</sub> = +0.4V | | | | | | | | | CE = +2.0V | | Power Supply Current | 2111AL-4 | lcc1 | | | 50 | mA | V <sub>I</sub> = +5.25V | | | 2111AL | | | | 55 | mA | IO = 0 mA | | 2111AL-2 | | | | | | | T <sub>a</sub> = +25° C | | Power Supply Current 2111AL-4 | | ICC2 | | | 60 | mA | V <sub>I</sub> = +5.25V | | | 2111AL | 1 | | 1 | 65 | mA | 10 = 0 mA | | | 2111AL-2 | | | | | | $T_a = -10 \text{ to } +70^{\circ}\text{C}$ | #### **AC CHARACTERISTICS** #### **READ CYCLE** $T_a = -10^{\circ} \text{C to } +70^{\circ} \text{C}, V_{CC} = +5 \text{V } \pm 5\%$ | | | LIMITS | | | | | | | | | | |--------------------------------------------------------|-----------------|----------|-----|-----|--------|-----|-----|----------|-----|-----|------| | PARAMETER | SYMBOL | 2111AL-4 | | | 2111AL | | | 2111AL-2 | | | UNIT | | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | Read Cycle Time | <sup>t</sup> RC | 450 | | | 350 | | | 250 | | | ns | | Access Time | t <sub>A</sub> | | | 450 | | | 350 | | | 250 | ns | | Chip Enable to<br>Output | tCO | | | 310 | | | 240 | | | 180 | ns | | Output Disable<br>to Output | tOD | | | 250 | | | 180 | | | 130 | ns | | Data Output to<br>High Z State | tDF ① | 0 | | 200 | 0 | | 150 | 0 | | 130 | ns | | Previous Read<br>Data Valid After<br>Change of Address | <sup>t</sup> OH | 40 | | | 40 | | | 40 | | | ns | Note: $\underbrace{1}_{CE_1}$ is with respect to the trailing edge of $\overline{CE}_1$ , $\overline{CE}_2$ , or OD, whichever occurs first. #### WRITE CYCLE $T_a = -10^{\circ} \text{C to } +70^{\circ} \text{C}, V_{CC} = +5 \text{V } \pm 5\%$ | | | LIMITS | | | | | | | | | | |-------------------------|-----------------|----------|-----|-----|--------|-----|-----|----------|-----|-----|------| | PARAMETER | SYMBOL | 2111AL-4 | | | 2111AL | | | 2111AL-2 | | | UNIT | | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | Write Cycle Time | tWC | 270 | | | 220 | | | 170 | | | ns | | Write Delay | tAW | 20 | | | 20 | | | 20 | | | ns | | Chip Enable to<br>Write | tCW | 250 | | | 200 | | | 150 | | | ns | | Data Setup Time | tDW | 250 | | | 200 | | | 150 | | | ns | | Data Hold Time | <sup>t</sup> DH | 0 | | | 0 | | | 0 | | | ns | | Write Pulse Width | tWP | 250 | | | 200 | | | 150 | | | ns | | Write Recovery | twR | 0 | | | 0 | | | 0 | | | ns | | Output Disable<br>Setup | <sup>t</sup> DS | 20 | | | 20 | | | 20 | | | ns | Note: OD is a logical 1 for common I/O and "don't care" for separate I/O operation. #### **AC CONDITIONS OF TEST** #### STANDBY CHARACTERISTICS STANDBY $T_a = -10^{\circ} C \text{ to } +70^{\circ} C$ | | PARAMETER | | | LIMITS | | | TEST COMPLETIONS | | |----------------------------------|-------------|------------------|----------|--------|-----|-------------|-----------------------------------------|--| | PARA | AMETER | SYMBOL | MIN | TYP ① | MAX | UNIT | TEST CONDITIONS | | | V <sub>CC</sub> in Standb | Υ | $V_{PD}$ | 1.5 | | | ٧ | , | | | CE <sub>1</sub> Bias in Sta | andby | V <sub>CES</sub> | 2.0 | | | <b>V</b> | $2.0V \leqslant V_{PD} \leqslant 5.25V$ | | | | | | $V_{PD}$ | | | <b>&gt;</b> | 1.5V ≤ V <sub>PD</sub> < 2.0V | | | Standby | 2111AL-4 | IPD1 | | | 36 | mΑ | All Inputs = VPD1 = 1.5V | | | Current Drain | 2111AL/AL-2 | יוטיי | | | 38 | IIIA | | | | Standby | 2111AL-4 | IPD2 | | | 45 | mΑ | All Inputs = $V_{PD_2} = 2.0V$ | | | Current Drain | 2111AL/AL-2 | 102 | | | 48 | IIIA | _ | | | Chip Deselect to<br>Standby Time | | <sup>t</sup> CP | 0 | | | ns | | | | Standby Recov | ery | <sup>t</sup> R | tRC2 | | | ns | | | Notes: 1 Typical values are for $T_a = 25^{\circ} C$ and nominal supply voltage (2) tR = tRC (Read Cycle Time) #### **READ CYCLE** Notes: 1 OD should be tied low for separate I/O operation. 2) R/W is high for read operation. #### WRITE CYCLE Note: OD is a logical 1 for common I/O and "don't care" for separate I/O operation. - @ 4.5· - ③ 1.5V - 4 If the standby voltage (V<sub>PD</sub>) is between 5.25V (V<sub>CC</sub> Max) and 2.0V, then $\overline{\text{CE}}$ must be held at 2.0V Min (V<sub>IH</sub>). If the standby voltage is less than 2.0V but greater than 1.5V (V<sub>PD</sub> Min), then $\overline{\text{CE}}$ and standby voltage must be at least the same value or, if they are different, $\overline{\text{CE}}$ must be the more positive of the two. $\overline{\text{CE}}$ may be either of $\overline{\text{CE}}_1$ or $\overline{\text{CE}}_2$ . TIMING WAVEFORMS STANDBY WAVEFORMS ### CAPACITANCE T<sub>a</sub> = 25°C; f = 1 MHz | PARAMETER | SYMBOL | | LIMIT | S | UNIT | TEST CONDITIONS | | |--------------------|----------|-----|-------|-----|------|---------------------|--| | FANAMETER | STIVIBUL | MIN | TYP | MAX | ONT | 1231 CONDITIONS | | | Input Capacitance | CIN | | | 8 | pf | V <sub>1</sub> = 0V | | | Output Capacitance | COUT | | | 12 | pf | V <sub>O</sub> = 0V | | # PACKAGE OUTLINE $\mu PD2111ALC$ | ITEM | MILLIMETERS | INCHES | |------|---------------------|-----------| | А | 22.5 MAX. | 0.89 | | В | 1.09 | 0.04 | | С | 2.54 | 0.10 | | D | 0.50 ± 0.10 | 0.02 | | E | 20.32 | 0.80 | | F | 1.2 MIN. | 0.05 | | G | 2.54 MIN. | 0.10 MIN. | | Н | 0.5 MIN. | 0.02 MIN. | | I | 4.05 MAX. | 0.16 MAX. | | J | 4.55 MAX. | 0.18 MAX. | | К | 7.62 | 0.30 | | L | 6.4 | 0.25 | | М | 0.25 +0.10<br>-0.05 | 0.01 | ### PROGRAMMABLE COMMUNICATION INTERFACE #### DESCRIPTION The µPD8251 Universal Synchronous/Asynchronous Receiver/Transmitter (USART) is designed for microcomputer systems data communications. The USART is used as a peripheral and is programmed by the µPD8080 or other processor to communicate in commonly used serial data transmission techniques including IBM Bi-Sync. The USART receives serial data streams and converts them into parallel data characters for the processor. While receiving serial data, the USART will also accept data characters from the processor in parallel format, convert them to serial format and transmit. The USART will signal the processor when it has completely received or transmitted a character and requires service. Complete USART STATUS including data format errors and control signals such as TxE and SYNDET is available to the processor at any time. - FEATURES Asynchronous or Synchronous Operation - Asynchronous: 5-8 Bit Characters Clock Rate - 1, 16 or 64 x Baud Rate Break Character Generation Select 1, 1-1/2, or 2 Stop Bits False Start Bit Detector – Synchronous: 5-8 Bit Characters Internal or External Character Synchronization Automatic Sync Insertion Single or Double Sync Characters - Baud Rate Synchronous DC to 56K Baud - Asynchronous DC to 9.6K Baud - Full Duplex, Double Buffered Transmitter and Receiver - Parity, Overrun and Framing Flags - Fully Compatible with 8080 - All Inputs and Outputs are TTL Compatible - Single +5 Volt Supply - Separate Device, Receive and Transmit TTL Clocks - 28 Pin Plastic DIP Package - N-Channel MOS Technology #### PIN CONFIGURATION #### PIN NAMES | D7-D0 | Data Bus (8 bits) | |--------|-----------------------------------------------| | C/D | Control or Data is to be Written or Read | | RD | Read Data Command | | WR | Write Data or Control Command | | CS | Chip Enable | | CLK | Clock Pulse (TTL) | | RESET | Reset | | TxC | Transmitter Clock (TTL) | | TxD | Transmitter Data | | RxC | Receiver Clock (TTL) | | RxD | Receiver Data | | RxRDY | Receiver Ready (has character for 8080) | | TxRDY | Transmitter Ready (ready for char. from 8080) | | DSR | Data Set Ready | | DTR | Data Terminal Ready | | SYNDET | Sync Detect | | RTS | Request to Send Data | | CTS | Clear to Send Data | | TxE | Transmitter Empty | | Vcc | +5 Volt Supply | | GND | Ground | | | | The $\mu$ PD8251 Universal Synchronous/Asynchronous Receiver/Transmitter is designed specifically for 8080 microcomputer systems but works with most 8-bit processors. Operation of the 8251, like other I/O devices in the 8080 family, is programmed by system software for maximum flexibility. **FUNCTIONAL DESCRIPTION** In the receive mode, a communication interface device must convert incoming serial format data into parallel data and make certain format checks on the data. And in the transmit mode, the device must format data into serial data. The device must also supply or remove characters or bits that are unique to the communication format in use. By performing conversion and formatting services automatically, the USART appears to the processor as a simple or "transparent" input or output of byte-oriented parallel data. #### **BLOCK DIAGRAM** **BASIC OPERATION** | Operating Temperature 0°C to +70°C | |------------------------------------| | Storage Temperature65°C to +125°C | | All Output Voltages0.5 to +7 Volts | | All Input Voltages | | Supply Voltages | 8251 → Data Bus Data Bus → 8251 Status → Data Bus Data Bus → Control Data Bus → 3-State ABSOLUTE MAXIMUM RATINGS\* COMMENT: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. $C/\overline{D}$ 0 0 1 1 Χ X RD 0 1 0 1 Χ 1 WR 1 0 1 0 X 1 CS 0 0 0 0 1 0 $<sup>*</sup>T_a = 25^{\circ}C$ #### DC CHARACTERISTICS $T_a = 0^{\circ} C \text{ to } 70^{\circ} C; V_{CC} = 5.0 V \pm 5\%; GND = 0 V$ | | | LIMITS | | | | | |----------------------|--------|--------|-----|------|------|---------------------------| | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | TEST CONDITIONS | | Input Low Voltage | VIL | GND5 | | 0.8 | ٧ | | | Input High Voltage | VIH | 2.0 | | Vcc | V | | | Output Low Voltage | VOL | | | 0.45 | ٧ | I <sub>OL</sub> = 1.7 mA | | Output High Voltage | Voн | 2.4 | | | ٧ | I <sub>OH</sub> = -100 μA | | Data Bus Leakage | IDL | | | -50 | μΑ | V <sub>OUT</sub> = 0.45V | | | | | | 10 | μ/\ | Vout = Vcc | | Input Load Current | IIL | | | 10 | μΑ | @5.5V | | Power Supply Current | Icc | | 45 | 80 | mA | | CAPACITANCE $T_a = 25^{\circ}C; V_{CC} = GND = 0V$ | | | LIMITS | | | | | |-------------------|------------------|--------|-----|-----|------|---------------------------------| | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | TEST CONDITIONS | | Input Capacitance | C <sub>IN</sub> | | | 10 | pF | fc = 1 MHz | | I/O Capacitance | C <sub>I/O</sub> | | | 20 | рF | Unmeasured pins returned to GND | #### PACKAGE OUTLINE μPD8251C | ITEM | MILLIMETERS | INCHES | |------|----------------------------------|------------------------------------| | Α | 38.0 MAX. | 1.496 MAX. | | В | 2.49 | 0.098 | | С | 2.54 | 0.10 | | D | 0.5 ± 0.1 | 0.02 ± 0.004 | | E | 33.02 | 1.3 | | F | 1.5 | 0.059 | | G . | 2.54 MIN. | 0.10 MIN. | | Н | 0.5 MIN. | 0.02 MIN. | | I | 5.22 MAX. | 0.205 MAX. | | J | 5.72 MAX. | 0.225 MAX. | | К | 15.24 | 0.6 | | L | 13.2 | 0.52 | | М | 0.25 <sup>+</sup> 0.10<br>- 0.05 | 0.01 <sup>+ 0.004</sup><br>- 0.002 | $T_a = 0^{\circ} C$ to $70^{\circ} C$ ; $V_{CC} = 5.0 V \pm 5\%$ ; GND = 0V | PARAMETER SYMBOL | | LIMITS | | UNIT | TEST CONDITIONS | | |------------------------------------------------------------|------------------|--------------------------------------------------|--------------------------------------------------|--------------------|-----------------|-------------------------| | FARAMETER | STINIBUL | MIN | TYP | MAX | UNIT | TEST CONDITION | | | | READ | | | | | | Address Stable before READ, (CS, C/D) | t <sub>AR</sub> | 50 | | | ns | | | Address Hold Time for READ, (CS, CD) | <sup>t</sup> RA | 5 | | | ns | | | READ Pulse Width | tRR | 430 | | | ns | | | Data Delay from READ | tRD | | | 350 | ns | C <sub>L</sub> = 100 pF | | READ to Data Floating | <sup>t</sup> DF | | | 200 | ns | C <sub>L</sub> = 100 pF | | | | 25 | | 1 1 | | CL = 15 pF | | Recovery Time Between WRITES ② | †RV | 6 | | | †CY | | | | | WRITE | | <del></del> | | <u> </u> | | Address Stable before WRITE | tAW | 20 | | | ns | | | Address Hold Time for WRITE | tWA | 20 | | | ns | | | WRITE Pulse Width | tWW | 400 | | | ns | | | Data Set-Up Time for WRITE | tDW | 200 | | | ns | | | Data Hold Time for WRITE | tWD | 40 | | | ns | | | | | OTHER TIM | IING | 1 | | L | | Clock Period (3) | tCY | .420 | | 1.35 | μs | | | Clock Pulse Width | toW | 220 | h | 0.7t <sub>CY</sub> | ns | | | Clock Rise and Fall Time | tR,tF | 0 | <del> </del> | 50 | ns | | | TxD Delay from Falling Edge of TxC | <sup>t</sup> DTx | <del> </del> | <b></b> | 1 | μs | C <sub>1</sub> = 100 pF | | Rx Data Set-Up Time to Sampling Pulse | tSRx | 2 | | | μs | C <sub>L</sub> = 100 pF | | Rx Data Hold Time to Sampling Pulse | tHRx | 2 | | | μs | C <sub>I</sub> = 100 pF | | Transmitter Input Clock Frequency | fTx | | | | | | | 1X Baud Rate | | DC | Ì | 56 | KHz | | | 16X and 64X Baud Rate | | DC | | 520 | KHz | | | Transmitter Input Clock Pulse Width 1X Baud Rate | tTPW | 12 | - | | | } | | 16X and 64X Baud Rate | | 1 | | 1 | tCY<br>tCY | | | Transmitter Input Clock Pulse Delay | tTPD | | | | <u> </u> | | | 1X Baud Rate | 1,115 | 15 | İ | 1 | tCY | | | 16X and 64X Baud Rate | | 3 | | | tCY | | | Receiver Input Clock Frequency | fRx | | | | | | | 1X Baud Rate<br>16X and 64X Baud Rate | | DC | | 56<br>520 | KHz<br>KHz | | | Receiver Input Clock Pulse Width | tRPW | 1 50 | <del> </del> | 1 520 | | <del> </del> | | 1X Baud Rate | | 12 | | 1 | tCY | | | 16X and 64X Baud Rate | | 1 | | | tCY | | | Receiver Input Clock Pulse Delay | tRPD | | | | | | | 1X Baud Rate<br>16X and 64X Baud Rate | | 15 | | | tCY | | | TxRDY Delay from Center of Data Bit | t <sub>Tx</sub> | <del> </del> | <del> </del> | 16 | tCY | C <sub>L</sub> = 50 pF | | RxRDY Delay from Center of Data Bit | tRx | <del> </del> | <del> </del> | 20 | tcy | CL - 30 pr | | Internal Syndet Delay from Center of | איי | + | <del> </del> | 20 | tCY | | | Data Bit | tis | | | 25 | tCY | | | External Syndet Set-Up Time before | | | | 10 | | | | Falling Edge of RxC TxEMPTY Delay from Center of Data Bit | †ES | 16 | - | 16<br>16 | tCY | 0 50 - 5 | | Control Delay from Rising Edge of | tT×E | <del> </del> | | 16 | tCA | C <sub>L</sub> = 50 pF | | WRITE (TxE, DTR, RTS) | twc | | | | †CY | | | Control to READ Set-Up Time (DSR, CTS) | tCR | 16 | 1 | T | †CY | 1 | ① ② AC timings measured at $V_{OH}$ = 2.0, $V_{OL}$ = 0.8, and with load circuit of Figure 1. This recovery time is for initialization only, when MODE, SYNC1, SYNC2, COMMAND and first DATA BYTES are written into the USART. Subsequent writing of both COMMAND and DATA are only allowed when TxRDY = 1. The TxC and RxC frequencies have the following limitations with respect to CLK. For 1X Baud Rate, $f_{TX}$ or $f_{RX} \le 1/(30 \text{ Cy})$ For 16X and 64X Baud Rate, $f_{TX}$ or $f_{RX} \le 1/(4.5 \text{ Cy})$ 3 Reset Pulse Width = 6 tcy minimum. Figure 1. Δ CAPACITANCE (pF) Typical $\Delta$ Output Delay Versus $\Delta$ Capacitance (pF) **TEST LOAD CIRCUIT** #### **TIMING WAVEFORMS** #### **EXTERNAL SYNC DETECT** Note: 1 Write and Read pulses have no timing limitation with respect to CLK. #### PIN IDENTIFICATION | PIN | | IN | EUNCTION | | | |--------------------------|---------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NO. | SYMBOL | NAME | FUNCTION | | | | 1, 2,<br>27, 28<br>5 – 8 | D <sub>7</sub> – D <sub>0</sub> | Data Bus Buffer | An 8-bit, 3-state bi-directional buffer used to interface the 8251 to the processor data bus. Data is transmitted or received by the buffer in response to input/output or Read/Write instructions from the processor. The Data Bus Buffer also transfers Control words, Command words, and Status. | | | | 26 | Vcc | V <sub>CC</sub> Supply Voltage | +5 volt supply | | | | 4 | GND | Ground | Ground | | | | | Read/Write | Control Logic | This logic block accepts inputs from the processor Control Bus and generates control signals for overall USART operation. The Mode Instruction and Command Instruction registers that store the control formats for device functional definition are located in the Read/Write Control Logic. | | | | 21 | RESET | Reset | A "one" on this input forces the USART into the "Idle" mode where it will remain until reinitialized with a new set of control words. Minimum RESET pulse width is tCY. | | | | 20 | CLK | Clock Pulse | The CLK input provides for internal device timing and is usually connected to the Phase 2 (TTL) output of the $\mu$ PB8224 Clock Generator. External inputs and outputs are not referenced to CLK, but the CLK frequency must be 30 times the Receiver or Transmitter clocks in the synchronous mode and 4.5 times for the asynchronous mode. | | | | 10 | WR | Write Data | A "zero" on this input instructs the $\mu$ PD8251 to accept the data or control word which the processor is writing out to the USART via the data bus. | | | | 13 | RD | Read Data | A "zero" on this input instructs the $\mu$ PD8251 to place the data or status information onto the Data Bus for the processor to read. | | | | 12 | C/D̄ | Control/Data | The Control/Data input, in conjunction with the WR and RD inputs, informs USART to accept or provide either a data character, control word or status information via the Data Bus. 0 = Data; 1 = Control. | | | | 11 | ĊŚ | Chip Select | A "zero" on this input enables the USART for reading and writing to the processor. | | | | | Mode | m Control | The $\mu PD8251$ has a set of control inputs and outputs which may be used to simplify the interface to a Modem. | | | | 22 | DSR | Data Set Ready | The Data Set Ready input can be tested by the processor via Status information. The DSR input is normally used to test Modem Data Set Ready condition. | | | | 24 | DTR | Data Terminal Ready | The Data Terminal Ready output can be controlled via the Command word. The DTR output is normally used to drive Modem Data Terminal Ready or Rate Select lines. | | | | 23 | RTS | Request to Send | The Request to Send output can be controlled via the Command word. The RTS output is normally used to drive the Modem Request to Send line. | | | | 17 | CTS | Clear to Send | A "zero" on the Clear to Send input enables the USART to transmit serial data if the TxEN bit in the Command Instruction register is enabled (one). | | | #### TRANSMIT BUFFER/ CONVERTER The Transmit Buffer/Converter receives parallel data from the Data Bus Buffer via the internal data bus, converts parallel to serial data, inserts the necessary characters or bits needed for the programmed communication format and outputs composite serial data on the TxD output. ## PIN IDENTIFICATION (CONT.) | PIN | | | | | | | |------------------------|-------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NO. | SYMBOL NAME | | FUNCTION | | | | | Transmit Control Logic | | | The Transmit Control Logic accepts and outputs<br>all external and internal signals necessary for<br>serial data transmission. | | | | | 15 | TxRDY | Transmitter Ready | Transmitter Ready signals the processor that the transmitter is ready to accept a data character. TxRDY can be used as an interrupt or may be tested through the Status information for Polled operation. Loading a character from the processor automatically resets TxRDY. | | | | | 18 | TxE | Transmitter Empty | The Transmitter Empty output signals the processor that the USART has no further characters to transmit. TxE is automatically reset upon receiving a data character from the processor. In half-duplex, TxE can be used to signal end of a transmission and request the processor to "turn the line around." The TxEn bit in the command instruction does not effect TxE. In the Synchronous mode, a "one" on this output indicates that a Sync character or characters are about to be automatically transmitted as "fillers" because the next data character has not been loaded. | | | | | 9 | TxC | Transmitter Clock | The Transmitter Clock controls the serial character transmission rate. In the Asynchronous mode, the TxC frequency is a multiple of the actual Baud Rate. Two bits of the Mode Instruction select the multiple to be 1x, 16x, or 64x the Baud Rate. In the Synchronous mode, the TxC frequency is automatically selected to equal the actual Baud Rate. Note that for both Synchronous and Asynchronous modes, serial data is shifted out of the USART by the falling edge of TxC. | | | | | 19 | TxD | Transmitter Data | The Transmit Control Logic outputs the composite serial data stream on this pin. | | | | ## 8251 INTERFACE TO 8080 STANDARD SYSTEM BUS The Receiver Buffer accepts serial data input at the $\overline{\text{RxD}}$ pin and converts the data from serial to parallel format. Bits or characters required for the specific communication technique in use are checked and then an eight-bit "assembled" character is readied for the processor. For communication techniques which require less than eight bits, the $\mu\text{PD8251}$ sets the extra bits to "zero." ## PIN IDENTIFICATION (CONT.) | PIN | | | | |-----|------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | SYMBOL | NAME | FUNCTION | | | Receiver Control Logic | | This block manages all activities related to incoming data. | | 14 | R×RDY | Receiver Ready | The Receiver Ready output indicates that the Receiver Buffer is ready with an "assembled" character for input to the processor. For Polled operation, the processor can check RxRDY using a Status Read or RxRDY can be connected to the processor interrupt structure. Note that reading the character to the processor automatically resets RxRDY. | | 25 | RxC | Receiver Clock | The Receiver Clock is the rate at which the incoming character is received. In the Asynchronous mode, the RxC frequency may be 1,16 or 64 times the actual Baud Rate but in the Synchronous mode the RxC frequency must equal the Baud Rate. Two bits in the mode instruction select Asynchronous at 1x, 16x or 64x or Synchronous operation at 1x the Baud Rate. Unlike TxC, data is sampled by the μPD8251 on the rising edge of RxC. (1) | | 3 | RxD | Receiver Data | A composite serial data stream is received by the Receiver Control Logic on this pin. | | 16 | SYNDET | Sync Detect | The SYNC Detect pin is only used in the Synchronous mode. The μPD8251 may be programmed through the Mode Instruction to operate in either the internal or external Sync mode and SYNDET then functions as an output or input respectively. In the internal Sync mode, the SYNDET output will go to a "one" when the μPD8251 has located the SYNC character in the Receive mode. If double SYNC character (bi-sync) operation has been programmed, SYNDET will go to "one" in the middle of the last bit of the second SYNC character. SYNDET is automatically reset to "zero" upon a Status Read or RESET. In the external SYNC mode, a "zero" to "one" transition on the SYNDET input will cause the μPD8251 to start assembling data character on the next falling edge of RxC. The length of the SYNDET input should be at least one RxC period, but may be removed once the μPD8251 is in SYNC. | Note: 1 Examples: Since the $\mu$ PD8251 will frequently be handling both the reception and transmission for a given link, the Receive and Transmit Baud Rates will be same. $\overline{RxC}$ and $\overline{TxC}$ then require the same frequency and may be tied together and connected to a single clock source or Baud Rate Generator. If the Baud Rate equals 110 (Async): If the Baud Rate equals 300: RXC or TXC equals 110 Hz (1x) RXC or TXC equals 1.76 KHz (16x) RXC or TXC equals 7.04 KHz (64x) $\overline{RxC}$ or $\overline{TxC}$ equals 300 Hz (1x) A or S $\overline{RxC}$ or $\overline{TxC}$ equals 4800 Hz (16x) A only $\overline{RxC}$ or $\overline{TxC}$ equals 19.2 KHz (64x) A only ## OPERATIONAL DESCRIPTION A set of control words must be sent to the $\mu PD8251$ to define the desired mode and communications format. The control words will specify the BAUD RATE FACTOR (1x, 16x, 64x), CHARACTER LENGTH (5 to 8), NUMBER OF STOP BITS . (1, 1-1/2, 2), ASYNCHRONOUS or SYNCHRONOUS MODE, SYNDET (IN or OUT), PARITY, etc. After receiving the control words, the $\mu$ PD8251 is ready to communicate. TxRDY is raised to signal the processor that the USART is ready to receive a character for transmission. When the processor writes a character to the USART, TxRDY is automatically reset. Concurrently, the $\mu$ PD8251 may receive serial data; and after receiving an entire character, the RxRDY output is raised to indicate a completed character is ready for the processor. The processor fetch will automatically reset RxRDY. Note: The μPD8251 may provide faulty RxRDY for the first read after power-on or for the first read after receive is re-enabled by a command instruction (RxE). A dummy read is recommended to clear faulty RxRDY. But this is not the case for the first read after hardware or software reset after the device operation has once been established. The $\mu$ PD8251 cannot transmit until the TxEN (Transmitter Enable) bit has been set by a Command Instruction and until the $\overline{\text{CTS}}$ (Clear to Send) input is a "zero". TxD is held in the "marking" state after Reset awaiting new Command Words. #### μPD8251 PROGRAMMING The USART must be loaded with a group of two to four control words provided by the processor before data reception and transmission can begin. A Reset (internal or external) must immediately proceed the control words which are used to program the complete operational description of the communications interface. If an external RESET is not available, three successive 00 Hex or two successive 80 Hex command instructions ( $C/\overline{D} = 1$ ) followed by a software reset command instruction (40 Hex) can be used to initialize the 8251. There are two control word formats: - 1. Mode Instruction - 2. Command Instruction #### MODE INSTRUCTION This control word specifies the general characteristics of the interface regarding the SYNCHRONOUS or ASYNCHRONOUS MODE, BAUD RATE FACTOR, CHARACTER LENGTH, PARITY, and NUMBER OF STOP BITS. Once the Mode Instruction has been received, SYNC characters or Command Instructions may be inserted depending on the Mode Instruction content. #### COMMAND INSTRUCTION This control word will be interpreted as a SYNC character definition if immediately preceded by a Mode Instruction which specified a Synchronous format. After the SYNC character(s) are specified or after an Asynchronous Mode Instruction, all subsequent control words will be interpreted as an update to the Command Instruction. Command Instruction updates may occur at any time during the data block. To modify the Mode Instruction, a bit may be set in the Command Instruction which causes an internal Reset which allows a new Mode Instruction to be accepted. NOTE 1 The second SYNC character is skipped if MODE instruction has programmed the 8251 to single character Internal SYNC Mode. Both SYNC characters are skipped if MODE instruction has programmed the 8251 to ASYNC mode. The µPD8251 can operate in either Asynchronous or Synchronous communication modes. Understanding how the Mode Instruction controls the functional operation of the USART is easiest when the device is considered to be two separate components, one asynchronous and the other synchronous, which share the same support circuits and package. Although the format definition can be changed at will or "on the fly", the two modes will be explained separately for clarity. MODE INSTRUCTION DEFINITION When a data character is written into the $\mu PD8251$ , the USART automatically adds a START bit (low level or "space") and the number of STOP bits (high level or "mark") specified by the Mode Instruction. If Parity has been enabled, an odd or even Parity bit is inserted just before the STOP bits(s), as specified by the Mode Instruction. Then, depending on $\overline{CTS}$ and TxEN, the character may be transmitted as a serial data stream at the TxD output. Data is shifted out by the falling edge of $\overline{TxC}$ at $\overline{TxC}$ , $\overline{TxC}/16$ or $\overline{TxC}/64$ , as defined by the Mode Instruction. ASYNCHRONOUS TRANSMISSION If no data characters have been loaded into the µPD8251, or if all available characters have been transmitted, the TxD output remains "high" (marking) in preparation for sending the START bit of the next character provided by the processor. TxD may be forced to send a BREAK (continuously low) by setting the correct bit in the Command Instruction. The RxD input line is normally held "high" (marking) by the transmitting device. A falling edge at RxD signals the possible beginning of a START bit and a new character. The START bit is checked by testing for a "low" at its nominal center as specified by the BAUD RATE. If a "low" is detected again, it is considered valid, and the bit assembling counter starts counting. The bit counter locates the approximate center of the data, parity (if specified), and STOP bits. The parity error flag (PE) is set, if a parity error occurs. Input bits are sampled at the RxD pin with the rising edge of $\overline{RxC}$ . If a high is not detected for the STOP bit, which normally signals the end of an input character, a framing error (FE) will be set. After a valid STOP bit, the input character is loaded into the parallel Data Bus Buffer of the $\mu$ PD8251 and the RxRDY signal is raised to indicate to the processor that a character is ready to be fetched. If the processor has failed to fetch the previous character, the new character replaces the old and the overrun flag (OE) is set. All the error flags can be reset by setting a bit in the Command Instruction. Error flag conditions will not stop subsequent USART operation. ASYNCHRONOUS RECEIVE MODE INSTRUCTION FORMAT ASYNCHRONOUS MODE TRANSMIT/RECEIVE FORMAT ASYNCHRONOUS MODE RECEIVE FORMAT As in Asynchronous transmission, the TxD output remains "high" (marking) until the $\mu$ PD8251 receives the first character from the processor which is usually a SYNC character. After a Command Instruction has set TxEN and after Clear to Send ( $\overline{\text{CTS}}$ ) goes low, the first character is serially transmitted. Data is shifted out on the falling edge of $\overline{\text{TxC}}$ and the same rate as $\overline{\text{TxC}}$ . Once transmission has started, Synchronous Mode format requires that the serial data stream at TxD continue at the $\overline{\text{TxC}}$ rate or SYNC will be lost. If a data character is not provided by the processor before the $\mu\text{PD8251}$ Transmitter Buffer becomes empty, the SYNC character(s) loaded directly following the Mode Instruction will be automatically inserted in the TxD data stream. The SYNC character(s) are inserted to fill the line and maintain synchronization until new data characters are available for transmission. If the $\mu\text{PD8251}$ becomes empty, and must send the SYNC character(s), the TxEMPTY output is raised to signal the processor that the Transmitter Buffer is empty and SYNC characters are being transmitted. TxEMPTY is automatically reset by the next character from the processor. TxEMPTY go high at the middle of the last data bit when the Transmit Register is EMPTY. TxEMPTY goes low again as sync characters are transmitted. See figure below. FOR SINGLE SYNC CHARACTER OPERATION #### TxD DATA DATA SYNC DATA DATA **DATA WRITE TxEMPTY** CENTER OF LAST BIT FOR DOUBLE SYNC CHARACTER OPERATION (BISYNC) TxD DATA SYNC1 SYNC2 DATA DATA In Synchronous Receive, character synchronization can be either external or internal. If the internal SYNC mode has been selected, and the Enter HUNT (EH) bit has been set by a Command Instruction, the receiver goes into the HUNT mode. Incoming data on the RxD input is sampled on the rising edge of $\overline{RxC}$ , and the Receiver Buffer is compared with the first SYNC character after each bit has been loaded until a match is found. If two SYNC characters have been programmed, the next received character is also compared. When the SYNC character(s) programmed have been detected, the $\mu$ PD8251 leaves the HUNT mode and is in character synchronization. At this time, the SYNDET (output) is set high. SYNDET is automatically reset by a STATUS READ. If external SYNC has been specified in the Mode Instruction, a "one" applied to the SYNDET (input) for at least one $\overline{RxC}$ cycle will synchronize the USART. Parity and Overrun Errors are treated the same in the Synchronous as in the Asynchronous Mode. Framing errors do not apply in the Synchronous format. The processor may command the receiver to enter the HUNT mode with a Command Instruction which sets Enter HUNT (EH) if synchronization is lost. SYNCHRONOUS RECEIVE MODE INSTRUCTION FORMAT SYNCHRONOUS MODE TRANSMIT/RECEIVE FORMAT SYNCHRONOUS MODE TRANSMIT FORMAT After the functional definition of the µPD8251 has been specified by the Mode Instruction and the SYNC character(s) have been entered, if in SYNC mode, the USART is ready to receive Command Instructions and begin communication. A Command Instruction is used to control the specific operation of the format selected by the Mode Instruction. Enable Transmit, Enable Receive, Error Reset and Modem Controls are controlled by the Command Instruction. COMMAND INSTRUCTION FORMAT After the Mode Instruction and the SYNC character(s), as needed, are loaded, all subsequent "control writes" ( $C/\overline{D}=1$ ) will load or overwrite the Command Instruction register. A Reset operation (internal via CMD IR or external via the RESET input) will cause the $\mu$ PD8251 to interpret the next "control write", which must immediately follow the reset, as a Mode Instruction. It is frequently necessary for the processor to examine the "status" of an active interface device to determine if errors have occurred or to notice other conditions which require a response from the processor. The $\mu\text{PD8251}$ has features which allow the processor to "read" the device status at any time. A data fetch is issued by the processor while holding the $C/\overline{D}$ input "high" to obtain device Status Information. Many of the bits in the status register are copies of external pins. This dual status arrangement allows the $\mu\text{PD8251}$ to be used in both Polled and interrupt driven environments. Status update can have a maximum delay of a 16 clock period. STATUS READ FORMAT When a parity error is detected, the PE flag is set, and is cleared by setting the ER bit in a subsequent Command Instruction. PE being set does not inhibit USART operation. PARITY ERROR If the processor fails to read a data character before the one following is available, the OE flag is set, and is cleared by setting the ER bit in a subsequent Command Instruction. Although OE being set does not inhibit USART operation, the previously received character is overwritten and lost. **OVERRUN ERROR** If a valid STOP bit is not detected at the end of a character, the FE flag is set, and is cleared by setting the ER bit in a subsequent Command Instruction. FE being set does not inhibit USART operation. FRAMING ERROR <sup>①</sup> Note: 1 ASYNC mode only. Note: 1 TxRDY status bit is not totally equivalent to the TxRDY output pin, the relationship is as follows: TxRDY status bit = DB Buffer Empty ## ASYNCHRONOUS SERIAL INTERFACE TO CRT TERMINAL, DC to 9600 BAUD #### **ASYNCHRONOUS INTERFACE TO TELEPHONE LINES** ### SYNCHRONOUS INTERFACE TO TERMINAL OR PERIPHERAL DEVICE SYNCHRONOUS INTERFACE TO TELEPHONE LINES The information presented in this document is believed to be accurate and reliable. The information is subject to change without notice. PRINTED IN U.S.A. 16 SP8251-5-77-5K-GN ### PROGRAMMABLE PERIPHERAL INTERFACES ### **DESCRIPTION** The $\mu$ PD8255 and $\mu$ PD8255A-5 are general purpose programmable INPUT/OUTPUT devices designed for use with the 8080A/8085A microprocessors. Twenty-four (24) I/O lines may be programmed in two groups of twelve (group I and group II) and used in three modes of operation. In the Basic mode, (MODE 0), each group of twelve I/O pins may be programmed in sets of 4 to be input or output. In the Strobed mode, (MODE 1), each group may be programmed to have 8 lines of input or output. Three of the remaining four pins in each group are used for handshaking strobes and interrupt control signals. The Bidirectional Bus mode, (MODE 2), uses the 8 lines of Port A for a bidirectional bus, and five lines from Port C for bus control signals. The $\mu$ PD8255 and $\mu$ PD8255A-5 are packaged in 40 pin plastic dual-in-line packages. #### **FEATURES** - Fully Compatible with the 8080A/8085 Microprocessor Families - All Inputs and Outputs TTL Compatible - 24 Programmable I/O Pins - Direct Bit SET/RESET Eases Control Application Interfaces - 8 2 mA Darlington Drive Outputs for Printers and Displays ( $\mu$ PD8255) - 8 4 mA Darlington Drive Outputs for Printers and Displays (μPD8255A-5) - LSI Drastically Reduces System Package Count - Standard 40 Pin Dual-In-Line Plastic Package ### PIN CONFIGURATION ### PIN NAMES | D <sub>7</sub> -D <sub>0</sub> | Data Bus (Bi-Directional) | |---------------------------------|---------------------------| | RESET | Reset Input | | cs | Chip Select | | ŔĎ | Read Input | | WR | Write Input | | A <sub>0</sub> , A <sub>1</sub> | Port Address | | PA7-PA0 | Port A (Bit) | | PB7-PB0 | Port B (Bit) | | PC7-PC0 | Port C (Bit) | | V <sub>CC</sub> | +5 Volts | | GND | 0 Volts | <sup>\*</sup>All data pertaining to the µPD8255A-5 is preliminary. #### General FUNCTIONAL DESCRIPTION The $\mu$ PD8255 and $\mu$ PD8255A-5 Programmable Peripheral Interfaces (PPI) are designed for use in 8080A/8085A microprocessor systems. Peripheral equipment can be effectively and efficiently interfaced to the 8080A/8085A data and control busses with the $\mu$ PD8255 and $\mu$ PD8255A-5. The $\mu$ PD8255 and $\mu$ PD8255A-5 are functionally configured to be programmed by system software to avoid external logic for peripheral interfaces. ### **Data Bus Buffer** The 3-state, bidirectional, eight bit Data Bus Buffer (D0-D7) of the $\mu$ PD8255 and $\mu$ PD8255A-5 can be directly interfaced to the processor's system Data Bus (D0-D7). The Data Bus Buffer is controlled by execution of IN and OUT instructions by the processor. Control Words and Status information are also transmitted via the Data Bus Buffer. ### Read/Write and Control Logic This block manages all of the internal and external transfers of Data, Control and Status. Through this block, the processor Address and Control busses can control the peripheral interfaces. ### Chip Select, CS, pin 6 A Logic Low, V<sub>1</sub>L, on this input enables the $\mu$ PD8255A and $\mu$ PD8255A-5 for communication with the 8080A/8085A. ### Read, RD, pin 5 A Logic Low, V<sub>IL</sub>, on this input enables the $\mu$ PD8255 and $\mu$ PD8255A-5 to send Data or Status to the processor via the Data Bus Buffer. #### Write, WR, pin 36 A Logic Low, $V_{1L}$ , on this input enables the Data Bus Buffer to receive Data or Control Words from the processor. ### Port Select 0, A<sub>0</sub>, pin 9 ### Port Select 1, A<sub>1</sub>, pin 8 These two inputs are used in conjunction with $\overline{CS}$ , $\overline{RD}$ , and $\overline{WR}$ to control the selection of one of three ports on the Control Word Register. A<sub>0</sub> and A<sub>1</sub> are usually connected to A<sub>0</sub> and A<sub>1</sub> of the processor Address Bus. ### Reset, pin 35 A Logic High, $V_{1H}$ , on this input clears the Control Register and sets ports A, B, and C to the input mode. The input latches in ports A, B, and C are not cleared. ### Group I and Group II Controls Through an OUT instruction in System Software from the processor, a control word is transmitted to the $\mu$ PD8255 and $\mu$ PD8255A-5. Information such as "MODE," "Bit SET," and "Bit RESET" is used to initialize the functional configuration of each I/O port. Each group (I and II) accepts "commands" from the Read/Write Control Logic and "control words" from the internal data bus and in turn controls its associated I/O ports. Group I — Port A and upper Port C (PC7-PC4) Group II - Port B and lower Port C (PC3-PC0) While the Control Word Register can be written <u>into</u>, the contents cannot be read back to the processor. ### Ports A, B, and C The three 8-bit I/O ports (A, B, and C) in the $\mu$ PD8255 and $\mu$ PD8255A-5 can all be configured to meet a wide variety of functional requirements through system software. The effectiveness and flexibility of the $\mu$ PD8255 and $\mu$ PD8255A-5 is further enhanced by special features unique to each of the ports. Port A = An 8-bit data output latch/buffer and data input latch. Port B = An 8-bit data input/output latch/buffer and an 8-bit data input buffer. Port C = An 8-bit output latch/buffer and a data input buffer (input not latched). Port C may be divided into two independent 4-bit control and status ports for use with Ports A and B. ### **BLOCK DIAGRAM** # ABSOLUTE MAXIMUM RATINGS\* Note: 1) With respect to VSS COMMENT: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. $T_a = 25^{\circ} C$ ### DC CHARACTERISTICS T = 0°C +0 +70°C \\000 = +5\\ + 5% \\000 = 70\\ | | | LIMITS | | | | | | | | |--------------------------|------------------|----------------------|-----|-----|------------|-----|------|------|------------------------------------------------| | | | μPD8255 | | | μPD8255A-5 | | | l | TEST | | PARAMETER | SYMBOL | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | CONDITIONS | | Input Low Voltage | VIL | V <sub>SS</sub> -0.5 | | 0.8 | -0.5 | | 0.8 | V | | | Input High Voltage | VIH | 2 | | ۷сс | 2 | | Vcc | V | | | Output Low Voltage | VOL | | | 0.4 | | | 0.45 | V | (2) | | Output High Voltage | Voн | 2.4 | | | 2.4 | | | V | (3) | | Darlington Drive Current | 1он(1) | 1 | 2 | 4 | -1 | -2 | -4 | mA | VOH - 1.5V, REXT - 75012 | | Power Supply Current | ¹cc | | 40 | 120 | | 40 | 120 | mA | V <sub>CC</sub> = +5V, Output Open | | Input Leakage Current | <sup>1</sup> LIH | | | 10 | | | 10 | μА | VIN - VCC | | Input Leakage Current | ILIL | | | -10 | | | -10 | μΑ | V <sub>IN</sub> 0.4V | | Output Leakage Current | <sup>1</sup> LOH | | | 10 | | | 10 | μА | V <sub>OUT</sub> - V <sub>CC</sub> ; CS - 2.0V | | Output Leakage Current | <sup>1</sup> LOL | | | -10 | | | -10 | μА | V <sub>OUT</sub> = 0.4V, CS = 2.0V | Notes: ① Any set of eight (8) outputs from either Port A, B, or C can source 2 mA into 1.5V for μPD8255), or 4 mA into 1.5V for μPD82554-5. ② For μPD8255: IOL 1.7 mA For µPD8255A 5 TOL = 2.5 mA for DB Port, 1.7 mA for Peripheral Ports. 3 For µPD8255E 1<sub>OH</sub> = -100 µs for DB Port, 50 µs for Peripheral Ports. For µPD8255A-5. T<sub>OH</sub> = -400 µs for DB Port, -200 µs for Peripheral Ports. ### CAPACITANCE $T_a = 25^{\circ}C; V_{CC} = V_{SS} = 0V$ | | | LIMITS | | | | | |-------------------|------------------|--------|-----|-----|------|---------------------------------| | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | TEST CONDITIONS | | Input Capacitance | CIN | | | 10 | ρF | f <sub>C</sub> = 1 MHz | | I/O Capacitance | C <sub>I/O</sub> | | | 20 | pF | Unmeasured pins returned to VSS | | | Ta = 0°0 | to + | 70°C; | vcc = | +5V | ± 5 | %; V <sub>S</sub> | s = | 0 | |---|----------|------|-------|-------|-----|-----|-------------------|-----|---| | - | | | | | | | | Т | _ | | | LIMITS | | | | | | | |----------------------------------|------------------|--------------------|------|-----|--------|----------|-------------------------------------------------------------------| | | l | μPD8255 μPD8255A-5 | | | 255A-5 | ] | TEST | | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | UNIT | CONDITIONS | | | | RE/ | 9 | | | | | | Address Stable Before READ | †AR | 50 | | 0 | | ns | | | Address Stable After READ | †RA | 0 | | 0 | | ns | | | READ Pulse Width | ter. | 405 | | 300 | | ns | | | Deta Valid From READ | <sup>t</sup> RD | | 295 | | 200 | ns | 8255: C <sub>L</sub> = 100 pF<br>8255A-5: C <sub>L</sub> = 150 pF | | Data Float After READ | <sup>t</sup> DF | 10 | 150 | 10 | 100 | ns<br>ns | CL = 100 pF<br>CL = 15 pF | | Time Between READS and/or WRITES | tR∨ | 850 | | 850 | | ns | 2 | | | | WRI | TE | | | | | | Address Stable Before WRITE | <sup>t</sup> AW | 20 | | 0 | | ns | | | Address Stable After WRITE | †WA | 20 | | 20 | | ns | | | WRITE Pulse Width | tww | 400 | | 300 | | ns | | | Data Valid To WRITE (L.E.) | tDW | 10 | | 100 | | ns | | | Data Valid After WRITE | tWD | 35 | | 30 | | ns | | | | 01 | HER T | MING | | * | | | | WR = 0 To Output | ¹₩B | | 500 | | 350 | ns | 8255: CL = 50 pF<br>8255A-5: CL = 150 pF | | Peripheral Data Before RD | <sup>t</sup> IR | 0 | | 0 | | ns | | | Peripheral Data After RD | tHR | 50 | | 0 | | ns | | | ACK Pulse Width | <sup>t</sup> AK | 500 | | 300 | | ns | | | STB Pulse Width | tst | 350 | | 500 | | ns | | | Per. Data Before T.E. Of STB | tPS . | 60 | | 0 | | ns | | | Per, Data After T.E. Of STB | <sup>t</sup> PH | 150 | | 180 | | ns | | | ACK = 0 To Output | <sup>t</sup> AD | | 400 | | 300 | ns | 8255: CL = 50 pF<br>8255A-5: CL = 150 pF | | ACK = 0 To Output Float | ¹KD | 20 | 300 | 20 | 250 | ns | 8255 CL = 50 pF<br>CL = 15 pF | | WR = 1 To OBF = 0 | tWOB | | 300 | | 650 | ns | | | ACK = 0 To OBF = 1 | <sup>t</sup> AOB | | 450 | | 350 | ns | | | STB = 0 To IBF = 1 | tSIB | | 450 | | 300 | ns | 8255: CL = 50 pF | | RD = 1 To IBF = 0 | <sup>t</sup> RIB | | 360 | | 300 | ns | 0200. CL = 90 pF | | RD = 0 To INTR = 0 | <sup>t</sup> RIT | | 450 | | 400 | ns | | | STB = 1 To INTR = 1 | <sup>t</sup> SIT | | 400 | | 300 | ns | 8255A-5: CL = 150 pF | | ACK = 1 To INTR = 1 | †AIT | | 400 | | 350 | ns | | | WR = 0 To INTR = 0 | twiT | | 850 | | 850 | ns | | Notes: 1 Period of Reset pulse must be at least $50 \,\mu s$ during or after power on. Subsequent Reset pulse can be 500 ns min. TIMING WAVEFORMS MODE 0 # TIMING WAVEFORMS (CONT.) MODE 1 ### MODE 2 - **Note:** 1 Any sequence where $\overline{WR}$ occurs before $\overline{ACK}$ and $\overline{STB}$ occurs before $\overline{RD}$ is permissible. (INTR = IBF $\cdot$ $\overline{MASK}$ $\cdot$ $\overline{STB}$ $\cdot$ $\overline{RD}$ + $\overline{OBF}$ $\cdot$ $\overline{MASK}$ $\cdot$ $\overline{ACK}$ $\cdot$ $\overline{WR}$ ) - ② When the $\mu$ PD8255A-5 is set to Mode 1 or 2, $\overline{OBF}$ is reset to be high (logic 1). The $\mu$ PD8255 and $\mu$ PD8255A-5 can be operated in modes (0, 1 or 2) which are selected by appropriate control words and are detailed below. • MODE 0 provides for basic Input and Output operations through each of the ports A, B, and C. Output data is latched and input data follows the peripheral. No "handshaking" strobes are needed. 16 different configurations in MODE 0 Two 8-bit ports and two 4-bit ports Inputs are not latched Outputs are latched MODE 1 provides for Strobed Input and Output operations with data transferred through Port A or B and handshaking through Port C. Two I/O Groups (I and II) Both groups contain an 8-bit data port and a 4-bit control/data port Both 8-bit data ports can be either Latched Input or Latched Output MODE 2 provides for Strobed bidirectional operation using PA<sub>0-7</sub> as the bidirectional latched data bus. PC3.7 is used for interrupts and "handshaking" bus flow controls similar to Mode 1. Note that PB<sub>0-7</sub> and PC<sub>0-2</sub> may be defined as Mode 0 or 1, input or output in conjunction with Port A in Mode 2. An 8-bit latched bidirectional bus port (PA<sub>0-7</sub>) and a 5-bit control port (PC<sub>3-7</sub>) Both inputs and outputs are latched An additional 8-bit input or output port with a 3-bit control port **MODES** MODE 0 MODE 1 MODE 2 **BASIC OPERATION** | | INPUT OPERATION (READ) | | | | | | | | | | | |----|----------------------------------------|---|---|---|-----------------|--|--|--|--|--|--| | Α1 | A <sub>1</sub> A <sub>0</sub> RD WR CS | | | | | | | | | | | | 0 | 0 | 0 | 1 | 0 | PORT A-DATA BUS | | | | | | | | 0 | 1 | 0 | 1 | 0 | PORT B-DATA BUS | | | | | | | | 1 | 0 | 0 | 1 | 0 | PORT C DATA BUS | | | | | | | | | OUTPUT OPERATION (WRITE) | | | | | | | | | | | | |----------------|--------------------------|---|---|---|------------------|--|--|--|--|--|--|--| | A <sub>1</sub> | A1 A0 RD WR CS | | | | | | | | | | | | | 0 | 0 | 1 | 0 | 0 | DATA BUS PORT A | | | | | | | | | 0 | 1 | 1 | 0 | 0 | DATA BUS PORT B | | | | | | | | | 1 | 0 | 1 | 0 | 0 | DATA BUSPORT C | | | | | | | | | 1 | 1 | 1 | 0 | 0 | DATA BUS CONTROL | | | | | | | | | | DISABLE FUNCTION | | | | | | | | | | | |----------------|------------------|----|----|----|--------------|--|--|--|--|--|--| | A <sub>1</sub> | Ao | RD | WR | CS | | | | | | | | | X | × | v | v | 1 | DATA BUS- | | | | | | | | _ ^ | ^ | ^ | ^ | 1 | HIGH Z STATE | | | | | | | | × | | | _ | | DATA BUS | | | | | | | | | X | ' | ' | 0 | HIGH 7 STATE | | | | | | | - NOTES: 1) X means "DO NOT CARE." - 2 All conditions not listed are illegal and should be avoided. ### PACKAGE OUTLINE μPD8255C/D μPD8255AC/D-5 Members of the $\mu$ PD8085 Family are housed in both plastic and ceramic 40 pin packages. The drawings and tables below apply to all five of the NEC Microcomputer parts covered in this data sheet. **Plastic** | ITEM | MILLIMETERS | INCHES | |------|----------------------------|-----------------------------------| | Α | 51.5 MAX | 2.028 MAX | | В | 1.62 | 0.064 | | С | 2.54 ± 0.1 | 0.10 ± 0.004 | | D | 0.5 ± 0.1 | 0.019 ± 0.004 | | E | 48.26 | 1.9 | | F | 1.2 MIN | 0.047 MIN | | G | 2.54 MIN | 0.10 MIN | | H | 0.5 MIN | 0.019 MIN | | 1 | 5.22 MAX | 0.206 MAX | | J | 5.72 MAX | 0.225 MAX | | К | 15.24 | 0.600 | | L | 13.2 | 0,520 | | М | 0.25 <sup>+ 0.1</sup> 0.05 | 0.010 <sup>+ 0.004</sup><br>0.002 | Ceramic | ITEM | MILLIMETERS | INCHES | |------|---------------------------------|--------------------------| | Α | 51.5 MAX | 2.028 MAX | | В | 1.62 | 0.064 | | С | 2.54 ± 0.1 | 0.100 ± 0.004 | | D | 0.50 ± 0.1 | 0.0197 ± 0.004 | | E | 48.26 ± 0.2 | 1.900 ± 0.008 | | F | 1.27 | 0.050 | | G | 3.2 MIN | 0.126 MIN | | Н | 1.0 MIN | 0.04 MIN | | I | 4.2 MAX | 0.17 MAX | | J | 5.2 MAX | 0.205 MAX | | K | 15.24 ± 0.1 | 0.6 ± 0.004 | | L | 13.5 <sup>+ 0.2</sup><br>- 0.25 | 0.531 + 0.008<br>- 0.010 | | М | 0.30 ± 0.1 | 0.012 ± 0.004 | # **COM 8146 COM 8146T** ## **Baud Rate Generator** **Programmable Divider** ### **FEATURES** - On chip crystal oscillator or external frequency input - ☐ Single +5v power supply - ☐ Choice of 16 output frequencies - ☐ 16 asynchronous/synchronous baud rates - ☐ Direct UART/USRT/ASTRO/USYNRT compatibility - ☐ High frequency reference output - ☐ Re-programmable ROM via CLASP<sup>TM</sup> technology allows generation of other frequencies - ☐ TTL, MOS compatibility - ☐ Compatible with COM 5046 ### **PIN CONFIGURATION** ### **BLOCK DIAGRAM** ### **General Description** The Standard Microsystem's COM 8146 is an enhanced version of the COM 5046 Baud Rate Generator. It is fabricated using SMC's patented COPLAMOS® and CLASPTM technologies and employs depletion mode loads, allowing operation from a single +5v supply. The standard COM 8146 is specifically dedicated to generating the full spectrum of 16 asynchronous/synchronous data communication frequencies for 16X UART/USRT devices. A large number of the frequencies available are also useful for 1X and 32X ASTRO/USYNRT devices. The COM 8146 features an internal crystal oscillator which may be used to provide the master reference frequency. Alternatively, an external reference may be supplied by applying complementary TTL level signals to pins 1 and 2. Parts suitable for use only with an external TTL reference are marked COM 8146T. TTL outputs used to drive the COM 8146 or COM 8146T XTAL/EXT inputs should not be used to drive other TTL inputs, as noise immunity may be compromised due to excessive loading. The output of the oscillator/buffer is applied to the divider for generation of the output frequency. The divider is capable of dividing by any integer from 6 to $2^{19} + 1$ , inclusive. If the divisor is even, the output will be square; otherwise the output will be high longer than it is low by one fx clock period. The reference frequency (fx) is used to provide a high frequency output at fx/4. The divisor ROM contains 16 divisors, each 19 bits wide, and is fabricated using SMC's unique CLASP<sup>TM</sup> technology. This process permits reduction of turnaround time for ROM patterns. The four divisor select bits are held in an externally strobed data latch. The strobe input is level sensitive: while the strobe is high, data is passed directly through to the ROM. Initiation of a new frequency is effected within $3.5\mu s$ of a change in any of the four divisor select bits (strobe activity is not required). This feature may be disabled through a CLASP<sup>TM</sup> programming option causing new frequency initiation to be delayed until the end of the current $f_{OUT}$ half-cycle. The divisor select inputs have pull-up resistors; the strobe input does not. ### **Description of Pin Functions** | Pin No. | Symbol | Name | Function | |---------|-------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | XTAL/EXT1 | Crystal or<br>External Input 1 | This input is either one pin of the crystal package or one polarity of the external input. | | 2 | XTAL/EXT2 | Crystal or<br>External Input 2 | This input is either the other pin of the crystal package or the other polarity of the external input. | | 3 | $V_{cc}$ | Power Supply | +5 volt supply | | 4,6,7 | NC | No Connection | | | 5 | GND | Ground | Ground | | 8 | f <sub>x</sub> /4 | f <sub>×</sub> /4 | 1/4 crystal/clock frequency reference output. | | 9 | ST | Strobe | A high level strobe loads the input data (A, B, C, D) into the input divisor select register. This input may be strobed or hard-wired to a high level. | | 10-13 | D,C,B,A | Divisor Select<br>Data Bits | The logic level on these inputs as shown in Table 1, selects the output frequency. | | 14 | <b>f</b> <sub>OUT</sub> | Output<br>Frequency | This output runs at a frequency selected by the divisor diviso | 8116T Fin = 1.8432 MHZ | T <sub>D</sub> | ТС | T <sub>B</sub> | T <sub>A</sub> | R<br>D | R <sub>C</sub> | R<br>B | R<br>A | BAUD RATE | |----------------|----|----------------|----------------|--------|----------------|--------|--------|-----------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 50 | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 75 | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 110 | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 134.5 | | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 150 | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 200 | | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 300 | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 600 | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1200 | | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1800 | | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 2000 | | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 2400 | | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 3600 | | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 4800 | | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 9600 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 19200 | # **CRT 5027 CRT 5037** $\mu$ PC FAMILY PIN CONFIGURATION # **CRT Video Timer-Controller VTAC®** | FEATURES | | | | | | | | | |---------------------------------------------------|--------------------------------------------------------|--|--|--|--|--|--|--| | ☐ Fully Programmable Display Format | | | | | | | | | | Characters per data row (1-200) | A2 1 40 A1<br>A3 2 39 AØ | | | | | | | | | Data rows per frame (1-64) | CS 3 38 HØ | | | | | | | | | Raster scans per data row (1-16) | R3 ☐ 4 37 ☐ H1 | | | | | | | | | ☐ Programmable Monitor Sync Format | R2 5 36 D H2<br>GND 0 35 D H3 | | | | | | | | | Raster Scans/Frame (256-1023) | R1 7 34 H4 | | | | | | | | | "Front Porch" | Rø ☐ 8 33 ☐ H5 | | | | | | | | | Sync Width | DS 9 32 H6 | | | | | | | | | "Back Porch" | CSYN 10 31 H7/DR5 VSYN 11 30 DR4 | | | | | | | | | Interlace/Non-Interlace | DCC 12 29 DR3 | | | | | | | | | Vertical Blanking | VDD 13 28 DR2 | | | | | | | | | ☐ Direct Outputs to CRT Monitor | Vcc 114 27 DR1 | | | | | | | | | Horizontal Sync | HSYN | | | | | | | | | Vertical Sync | BL 17 24 DB1 | | | | | | | | | Composite Sync | DB7 18 23 DB2 | | | | | | | | | Blanking | DB6 19 22 DB3 DB5 21 DB4 | | | | | | | | | Cursor coincidence | 505 420 51 5054 | | | | | | | | | ☐ Programmed via: | | | | | | | | | | Processor data bus | ☐ Split-Screen Applications | | | | | | | | | External PROM | Horizontal | | | | | | | | | Mask Option ROM | Vertical | | | | | | | | | ☐ Standard or Non-Standard CRT Monitor Compatible | ☐ Graphics Compatible | | | | | | | | | ☐ Refresh Rate: 60Hz, 50Hz, | ☐ Interlace or Non-Interlace operation | | | | | | | | | □ Scrolling | ☐ TTL Compatibility | | | | | | | | | Single Line | ☐ BUS Oriented | | | | | | | | | Multi-Line | ☐ High Speed Operation | | | | | | | | | ☐ Cursor Position Registers | ☐ COPLAMOS® N-Channel Silicon | | | | | | | | | ☐ Character Format: 5x7, 7x9, | Gate Technology | | | | | | | | | ☐ Programmable Vertical Data Positioning | ☐ Compatible with CRT 8002 VDAC™ | | | | | | | | | ☐ Balanced Beam Current Interlace (CRT 5037) | ☐ Compatible with CRT 7004 | | | | | | | | | General Description | | | | | | | | | The CRT Video Timer-Controller Chip (VTAC)® is a user programmable 40-pin COPLAMOS®n channel MOS/LSI device containing the logic functions required to generate all the timing signals for the presentation and formatting of interlaced and non-interlaced video data on a standard or non-standard CRT monitor. With the exception of the dot counter, which may be clocked at a video frequency above 25 MHz and therefore not recommended for MOS implementation, all frame formatting, such as horizontal, vertical, and composite sync, characters per data row, data rows per frame, and raster scans per data row and per frame are totally user programmable. The data row counter has been designed to facilitate scrolling. Programming is effected by loading seven 8 bit control registers directly off an 8 bit bidirectional data bus. Four register address lines and a chip select line provide complete microprocessor compatibility for program controlled set up. The device can be "self loaded" via an external PROM tied on the data bus as described in the OPERATION section. Formatting can also be programmed by a single mask option. In addition to the seven control registers two additional registers are provided to store the cursor character and data row addresses for generation of the cursor video signal. The contents of these two registers can also be read out onto the bus for update by the program. Two versions of the VTAC® are available. The CRT 5027 provides non-interlaced operation with an even or odd number of scan lines per data row, or interlaced operation with an even number of scan lines per data row. The CRT 5037 may be programmed for an odd or even number of scan lines per data row in both interlaced and non-interlaced modes. Programming the CRT 5037 for an odd number of scanlines per data row eliminates character distortion caused by the uneven beam current normally associated with odd field/even field interlacing of alphanumeric displays. | | | Des | cription | of Pin Functions | |-----------|-----------------|------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No. | Symbol | Name | Output | Function | | 25-18 | DBØ-7 | Data Bus | I/O | Data bus. Input bus for control words from microprocessor or PROM. Bidirectional bus for cursor address. | | 3 | CS | Chip Select | 1 | Signals chip that it is being addressed | | 39,40,1,2 | AØ-3 | Register<br>Address | . 1 | Register address bits for selecting one of seven control registers or either of the cursor address registers | | 9 | DS | Data Strobe | 1 1 | Strobes DBØ-7 into the appropriate register or outputs the cursor character address or cursor line address onto the data bus | | 12 | DCC | DOT Counter<br>Carry | İ | Carry from off chip dot counter establishing basic character clock rate. Character clock. | | 38-32 | HØ-6 | Character<br>Counter Outputs | 0 | Character counter outputs. | | 7, 5, 4 | R1-3 | Scan Counter<br>Outputs | 0 | Three most significant bits of the Scan Counter; row select inputs to character generator. | | 31 | H7/DR5 | H7/DR5 | 0 | Pin definition is user programmable. Output is MSB of Character Counter if horizontal line count (REG. ∅) is ≥128; otherwise output is MSB of Data Row Counter. | | 8 | RØ | Scan Counter LSB | 0 | Least significant bit of the scan counter. In the interlaced mode with an even number of scans per data row, RØ will toggle at the field rate; for an odd number of scans per data row in the interlaced mode, RØ will toggle at the data row rate. | | 26-30 | DRØ-4 | Data Row<br>Counter Outputs | 0 | Data Row counter outputs. | | 17 | BL | Blank | 0 | Defines non active portion of horizontal and vertical scans. | | 15 | HSYN | Horizontal Sync | 0 | Initiates horizontal retrace. | | 11 | VSYN | Vertical Sync | 0 | Initiates vertical retrace. | | 10 | CSYN | Composite Sync | 0 | Active in non-interlaced mode only. Provides a true RS-170 composite sync waveform. | | 16 | CRV | Cursor Video | 0 | Defines cursor location in data field. | | 14 | Vcc | Power Supply | PS | +5 volt Power Supply | | 13 | V <sub>DD</sub> | Power Supply | PS | +12 volt Power Supply | ### Operation The design philosophy employed was to allow the device to interface effectively with either a microprocessor based or hardwire logic system. The device is programmed by the user in one of two ways; via the processor data bus as part of the system initialization routine, or during power up via a PROM tied on the data bus and addressed directly by the Row Select outputs of the chip. (See figure 4). Seven 8 bit words are required to fully program the chip. Bit assignments for these words are shown in Table 1. The information contained in these seven words consists of the following: Horizontal Formatting: Characters/Data Row A 3 bit code providing 8 mask programmable character lengths from 20 to 132. The standard device will be masked for the following character lengths: 20, 32, 40, 64, 72, 80, 96, and 132. Horizontal Sync Delay 3 bits assigned providing up to 8 character times for generation of "front porch". Horizontal Sync Width 4 bits assigned providing up to 16 character times for generation of horizontal sync width. Horizontal Line Count 8 bits assigned providing up to 256 character times for total horizontal formatting. Skew Bits A 2 bit code providing from a 0 to 2 character skew (delay) between the horizontal address counter and the blank and sync (horizontal, vertical, composite) signals to allow for retiming of video data prior to generation of composite video signal. The Cursor Video signal is also skewed as a function of this code. Vertical Formatting: Interlaced/Non-interlaced This bit provides for data presentation with odd/even field formatting for inter- laced systems. It modifies the vertical timing counters as described below. A logic 1 establishes the interlace mode. Scans/Frame 8 bits assigned, defined according to the following equations: Let X = value of 8 assigned bits. 1) in interlaced mode—scans/frame = 2X + 513. Therefore for 525 scans, program X = 6 (00000110). Vertical sync will occur precisely every 262.5 scans, thereby producing two interlaced fields. Range = 513 to 1023 scans/frame, odd counts only. 2) in non-interlaced mode—scans/frame = 2X + 256. Therefore for 262 scans, program X = 3 (00000011). Range = 256 to 766 scans/frame, even counts only. In either mode, vertical sync width is fixed at three horizontal scans (= 3H). Vertical Data Start 8 bits defining the number of raster scans from the leading edge of vertical sync until the start of display data. At this raster scan the data row counter is set to the data row address at the top of the page. Data Rows/Frame 6 bits assigned providing up to 64 data rows per frame. Last Data Row 6 bits to allow up or down scrolling via a preload defining the count of the last displayed data row. Scans/Data Row 4 bits assigned providing up to 16 scan lines per data row. ### **Additional Features** Device Initialization: Under microprocessor control—The device can be reset under system or program control by presenting a 1010 address on A3-0. The device will remain reset at the top of the even field page until a start command is executed by presenting a 1110 address on A3-0. Via "Self Loading"—In a non-processor environment, the self loading sequence is effected by presenting and holding the 1111 address on A3-Ø, and is initiated by the receipt of the strobe pulse (DS). The 1111 address should be maintained long enough to insure that all seven registers have been loaded (in most applications under one millisecond). The timing sequence will begin one line scan after the 1111 address is removed. In processor based systems, self loading is initiated by presenting the Ø111 address to the device. Self loading is terminated by presenting the start command to the device which also initiates the timing chain. Scrolling—In addition to the Register 6 storage of the last displayed data row a "scroll" command (address 1011) presented to the device will increment the first displayed data row count to facilitate up scrolling in certain applications. ### **Control Registers Programming Chart** | Horizontal Line Count: | Total Characters/Line = N+1, N=0 to 255 (DBØ=LSB) | | | | | | |------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Characters/Data Row: | DB2 DB1 DBØ 0 0 0 = 20 Active Characters/Data Row 0 0 1 = 32 0 1 0 = 40 0 1 1 = 64 1 0 0 = 72 1 0 1 = 80 1 1 0 = 96 1 1 1 = 132 | | | | | | | Horizontal Sync Delay: | = N, from 1 to 7 character times (DBØ=LSB) (N=0 Disallowed) | | | | | | | Horizontal Sync Width: | =N, from 1 to 15 character times (DB3=LSB) (N=0 Disallowed) | | | | | | | Skew Bits | Sync/Blank Delay Cursor Delay DB7 DB6 (Character Times) 0 0 0 0 1 0 1 0 0 1 2 1 1 1 2 2 | | | | | | | Scans/Frame | 8 bits assigned, defined according to the following equations: Let $X = \text{value of 8 assigned bits.}$ (DBØ=LSB) | | | | | | | | 1) in interlaced mode—scans/frame = 2X + 513. Therefore for 525 scans, program X = 6 (00000110). Vertical sync will occur precisely every 262.5 scans, thereby producing two interlaced fields. Range = 513 to 1023 scans/frame, odd counts only. 2) in non-interlaced mode—scans/frame = 2X + 256. Therefore for 262 scans, program X = 3 (00000011). Range = 256 to 766 scans/frame, even counts only. In either mode, vertical sync width is fixed at three horizontal | | | | | | | | scans (≡3H). | | | | | | | Vertical Data Start: | N= number of raster lines delay after leading edge of vertical sync of vertical start position. (DBØ=LSB) | | | | | | | Data Rows/Frame: | Number of data rows = $N+1$ , $N=0$ to 63 (DBØ=LSB) | | | | | | | Last Data Row: | N = Address of last displayed data row, $N = 0$ to 63, ie; for 24 data rows, program $N = 23$ . (DBØ=LSB) | | | | | | | Mode: | Register 1, DB7 = 1 establishes Interlace. | | | | | | Interlace Mode CRT 5027: Scans per Data Row = N+1 where N= programmed number of data rows. N=0 to 15. Scans per data row must be even counts only. Scans/Data Row: CRT 5037: Scans per data Row = N + 2. N = 0 to 14, odd or even counts. Non-Interlace Mode CRT 5027, CRT 5037: Scans per Data Row = N + 1 odd or even count. N = 0 to 15. #### **Register Selects/Command Codes** A3 A2 A1 AØ Select/Command Description 0 0 0 0 Load Control Register Ø 0 0 0 Load Control Register 1 1 Load Control Register 2 0 0 1 0 0 0 Load Control Register 3 See Table 1 1 1 0 0 Load Control Register 4 1 0 0 Load Control Register 5 1 0 1 0 0 Load Control Register 6 1 1 1 Processor Initiated Self Load Command from processor instructing VTAC® to enter Self Load Mode (via external PROM) 0 0 0 Read Cursor Line Address 1 1 0 0 Read Cursor Character Address 0 1 0 Reset -Resets timing chain to top left of page. Reset is latched on chip by DS and counters are held until released by start command. Up Scroll 0 1 Increments address of first displayed data 1 row on page. ie; prior to receipt of scroll command—top line = 0, bottom line = 23. After receipt of Scroll Command—top line = 1, bottom line = 0. 0 0 Load Cursor Character Address\* 0 1 Load Cursor Line Address\* 0 Start Timing Chain Receipt of this command after a Reset or Processor Self Load command will release the timing chain approximately one scan line later. In applications requiring synchronous operation of more than one CRT 5027 the dot counter carry should be held low during the DS for this command. 1 Non-Processor Self Load Device will begin self load via PROM when DS goes low. The 1111 command should be maintained on A3-Ø long enough to guarantee self load. (Scan counter should cycle through at least once). Self load is automatically terminated and timing chain initiated when the all "1's" condition is removed, independent of DS. For synchronous operation of more than one VTAC®, the Dot Counter Carry should be held low when the command is removed. \*NOTE: During Self-Load, the Cursor Character Address Register (REG 7) and the Cursor Row Address Register (REG 8) are enabled during states \$111 and 1\$\psi\$00 of the R3-R\$\psi\$ Scan Counter outputs respectively. Therefore, Cursor data in the PROM should be stored at these addresses. ### TABLE 1 #### **MAXIMUM GUARANTEED RATINGS\*** | Operating Temperature Range | 0°C to + | 70°C | |-----------------------------------------------------|-----------|-------| | Storage Temperature Range | 55°C to + | 150°C | | Lead Temperature (soldering, 10 sec.) | | 325°C | | Positive Voltage on any Pin, with respect to ground | + | 18.0V | | Negative Voltage on any Pin, with respect to ground | | -0.3V | <sup>\*</sup>Stresses above those listed may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. NOTE: When powering this device from laboratory or system power supplies, it is important that the Absolute Maximum Ratings not be exceeded or device failure can result. Some power supplies exhibit voltage spikes or "glitches" on their outputs when the AC power is switched on and off. In addition, voltage transients on the AC power line may appear on the DC output. For example, the bench power supply programmed to deliver +12 volts may have large voltage transients when the AC power is switched on and off. If this possibility exists it is suggested that a clamp circuit be used. ELECTRICAL CHARACTERISTICS (TA=0°C to 70°C, Vcc=+5V±5%, Vpp=+12V±5%, unless otherwise noted) | Parameter | Min. | Тур. | Max. | Unit | Comments | |-------------------------------------------|--------------------|------|-------|---------|-----------------------------| | D.C. CHARACTERISTICS | | | | | | | INPUT VOLTAGE LEVELS | | | | | | | Low Level, VIL | | | 0.8 | V | | | High Level, V₁н | Vcc-1.5 | | Vcc | V | | | OUTPUT VOLTAGE LEVELS | | | | | | | Low Level—Vol for RØ-3 | | | 0.4 | V | lol = 3.2ma | | Low Level—Vol all others | | | 0.4 | V | lo <sub>L</sub> = 1.6ma | | High Level—Vон for RØ-3, DBØ-7 | 2.4 | | | | Іон = 80 μа | | High Level—Vон all others | 2.4 | | | | Іон = 40 μа | | INPUT CURRENT | | | | | · | | Low Level, IIL | | | 250 | $\muA$ | $V_{1N} = 0.4V$ | | High Level, Ін | | | 10 | $\mu A$ | $V_{IN} = V_{CC}$ | | INPUT CAPACITANCE | | | | ' | | | Data Bus, Сім | | 10 | 15 | рF | | | DS, Clock, Cin | | 25 | 40 | pF | | | All other, CIN | | 10 | 15 | pF | | | DATA BUS LEAKAGE in INPUT MODE | | | | • | | | Ірв | | | 10 | $\mu A$ | $0.4V \le V_{IN} \le 5.25V$ | | POWER SUPPLY CURRENT | | | | , | | | lcc | | 80 | 100 | mΑ | | | lop | | 40 | 60 | mA | | | A.C. CHARACTERISTICS | | | | | T <sub>A</sub> = 25°C | | DOT COUNTER CARRY | | | | | 14 200 | | frequency | 0.2 | | 4.0 | MHz | Figure 1 | | PWH | 35 | | | ns | Figure 1 | | PW∟ | 215 | | | ns | Figure 1 | | tr, t <sub>f</sub> | 2.10 | 10 | 50 | ns | Figure 1 | | DATA STROBE | | 10 | 00 | 110 | rigure r | | PWDS | 150ns | | 10μs | | Figure 2 | | ADDRESS, CHIP SELECT | | | 10,50 | | rigaro E | | Set-up time | 125 | | | ns | Figure 2 | | Hold time | 50 | | | ns | Figure 2 | | DATA BUS—LOADING | 00 | | | 110 | 1 1941 0 E | | Set-up time | 125 | | | ns | Figure 2 | | Hold time | 75 | | | ns | Figure 2 | | DATA BUS—READING | , 5 | | | | 90.0 - | | TDEL2 | | | 125 | ns | Figure 2, CL=50pF | | T <sub>DEL4</sub> | 5 | | 60 | ns | Figure 2, CL=50pF | | OUTPUTS: HØ-7, HS, VS, BL, CRV, | - | | | | 3 2, 22 3391 | | CS-T <sub>DEL1</sub> | | | 125 | ns | Figure 1, CL=20pF | | OUTPUTS: RØ-3, DRØ-5 | | | | = | g, p. | | TDEL3 | * | | 500 | ns | Figure 3, CL=20pF | | RØ-3 and DRØ-5 may change prior to the fa | ıllina edae of H s | vnc | | | J , | ### Restrictions <sup>1.</sup> Only one pin is available for strobing data into the device via the data bus. The cursor X and Y coordinates are therefore loaded into the chip by presenting one set of addresses and outputed by presenting a different set of addresses. Therefore the standard WRITE and READ control signals from most microprocessors must be "NORed" externally to present a single strobe (DS) signal to the device. <sup>2.</sup> In interlaced mode the total number of character slots assigned to the horizontal scan must be even to insure that vertical sync occurs precisely between horizontal sync pulses. ### Start-up, CRT 5027 When employing microprocessor controlled loading of the CRT 5027's registers, the following sequence of instructions is necessary: | ADDRESS | | | • | COMMAND | |---------|---|---|---|--------------------| | 1 | 1 | 1 | 0 | Start Timing Chain | | 1 | 0 | 1 | 0 | Reset | | 0 | 0 | 0 | 0 | Load Register 0 | | | | • | | • | | | | • | | • | | | | • | | • | | 0 | 1 | 1 | 0 | Load Register 6 | | 1 | 1 | 1 | 0 | Start Timing Chain | The sequence of START RESET LOAD START is necessary to insure proper initialization of the registers. This sequence is not required if register loading is via either of the Self Load modes. This sequence is optional with the CRT 5037. Circuit diagrams utilizing SMC products are included as a means of illustrating typical semiconductor applications; consequently, complete information sufficient for construction purposes is not necessarily given. The information has been carefully checked and is believed to be entirely reliable. However, no responsibility is assumed for inaccuracies. Furthermore, such information does not convey to the purchaser of the semiconductor devices described any license under the patent rights of SMC or others. SMC reserves the right to make changes at any time in order to improve design and supply the best product possible. ### 7.0 TV MONITOR # **SERVICE MANUAL** DT2 **D12 SERIES DATA DISPLAY TERMINALS** # ZENITH RADIO CORPORATION 1000 MILWAUKEE AVENUE, GLENVIEW, ILLINOIS 60025 # PRODUCT SAFETY SERVICING GUIDELINES FOR ZENITH DATA DISPLAY TERMINALS CAUTION: No modification of any circuit should be attempted. Service work should be performed only after you are thoroughly familiar with all of the following safety checks and servicing guidelines. To do otherwise increases the risk of potential hazards and injury to the user. #### SAFETY CHECKS After the original service problem has been corrected, a check should be made of the following: #### SUBJECT: FIRE & SHOCK HAZARD - Be sure that all components are positioned in such a way to avoid possibility of adjacent component shorts. This is especially important on those chassis which are transported to and from the repair shop. - Never release a repair unless all protective devices such as insulators, barriers, covers, shields, strain reliefs, and other hardware have been reinstalled per original design. - Soldering must be inspected to uncover possible cold solder joints, frayed leads, damaged insulation, solder splashes or sharp solder points. Be certain to remove all loose foreign material. - Check "across-the-line" capacitor (if used) and other components for physical evidence of damage or deterioration and replace if necessary. Follow original layout, lead length and dress. - No lead or component should touch a resistor rated at 1 watt or more. Lead tension around protruding metal surfaces must be avoided. - 6. All critical components (shaded on the schematic diagram and parts lists) such as: fuses, flameproof resistors, capacitors, etc., must be replaced with exact Zenith types. Do not use replacement components other than those specified or make unrecommended circuit modifications. - 7. After re-assembly of the terminal always perform an AC leakage test on all exposed metallic parts of the cabinet and screws to be sure the terminal is safe to operate without danger of electrical shock. DO NOT USE A LINE ISOLATION TRANSFORMER DURING THIS TEST. Use an AC voltmeter having 5000 ohms per volt or more sensitivity in the following manner: Connect a 1500 ohm 10 watt resistor (63-10401-76), paralleled by a 0.15 mfd., 150V AC type capacitor (22-4384) between a known good earth ground (water pipe, conduit, etc.) and the exposed metallic parts, one at a time. Measure the AC voltage across the combination 1500 ohm resistor and 0.15 mfd. capacitor. Reverse the AC plug and repeat AC voltage measurements for each exposed metallic part. Voltage measured must not exceed 0.75 volts RMS. This corresponds to 0.5 milliamp AC. Any value exceeding this limit constitutes a potential shock hazard and must be corrected immediately. #### SUBJECT: IMPLOSION PROTECTION - All Zenith picture tubes are equipped with an integral implosion protection system, but care should be taken to avoid damage during installation. Avoid scratching the tube. - 2. Use only Zenith replacement tubes. ### **SUBJECT: X-RADIATION** - 1. Be sure procedures and instructions to all service personnel cover the subject of X-radiation. The only potential source of X-rays is the picture tube. However, this tube does not emit X-rays when the HV is at the factory-specified level. It is only when the HV is excessive that X-radiation can be generated. The basic precaution which must be exercised is to keep the HV at the factory-recommended level. Refer to the X-ray Precaution Label which is located inside each terminal for the correct high voltage. The proper value is also given in the schematic diagram. Operation at higher voltages may cause a failure of the picture tube or high voltage supply and, also, under certain circumstances, may produce radiation in excess of desirable levels. - Only Zenith-specified CRT anode connectors must be used. - It is essential that the serviceman has available at all times an accurate high voltage meter. The calibration of this meter should be checked periodically against a reference standard. - 4. When the high voltage circuitry is operating properly there is no possibility of an X-radiation problem. Every time a chassis is serviced, the brightness should be run up and down while monitoring the high voltage with a meter to be certain that the high voltage does not exceed the specified value and that it is regulating correctly. We suggest that you and your service organization review test procedures so that voltage regulation is always checked as a standard servicing procedure, and that the reason for this prudent routine be clearly understood by everyone. - 5. When trouble shooting and making test measurements in a terminal with a problem of excessive high voltage, do not operate the chassis longer than is necessary to locate the cause of excessive voltage. ### **IMPORTANT NOTE: DAG GROUNDING.** Each unit provides for grounding of the main P.C. Board and CRT socket board to the dag of the CRT through the dag grounding spring. The ground wires are connected to the shell bond or T-band through a terminal lug. Upon installing the Video Display in a terminal, this grounding procedure should be followed to provide adequate high voltage filtering and arc protection. This especially pertains to mounting the video display as a kit version. ### CAUTION NO WORK SHOULD BE ATTEMPTED ON ANY EXPOSED MONITOR CHASSIS BY ANYONE NOT FAMILIAR WITH SERVICING PROCEDURES AND PRECAUTIONS. ### **GENERAL INFORMATION** This service manual introduces the Zenith D12 series of Video Displays. The series includes three basic forms: the D12-PF which is complete with power supply and frame, the D12-NF without power supply, the D12-NK in kit form which comes without frame or power supply. The D12 series incorporate precision CRT's which provide uniformity of display and controlled spot size and geometry. The display may be operated from a standard 15 volt D.C. supply (or optional 12 V.D.C.) or from 120 volts A.C. Input and output connections for the displays are made through a 10 pin edge connector on the main circuit board. Provision has been made for an optional remote brightness control. Schematic reference numbers are printed on the circuit board to aid in the location and identification of components for servicing. Vertical and horizontal linearity is maintained within specifications without the use of linearity controls or adjustable devices. Excellent vertical linearity is assured by the extensive use of current feedback and horizontal linearity is achieved with a fixed saturable reactor. Vertical and horizontal deflection systems sustain scan even in the absence or interruption of synchronizing signals. Vertical and horizontal synchronization is automatic and stable throughout the entire specified operating frequency range. ### **SPECIFICATIONS** ### **CATHODE RAY TUBE** 12" diagonal measure, 90° deflection, I2.5KV nominal high voltage at $50\mu$ A. beam current. Available with bonded anti-reflective face plate option. P4 phosphor is standard and other EIA phosphors are available. #### **NOMINAL DISPLAY AREA** 5l sq. in. defined by a rectangle 8 1/2" $\times$ 6" centered on the CRT. (Other display dimensions optional.) ### INPUT SIGNALS (TTL LEVEL) #### **HORIZONTAL** 4 to $40\mu$ sec. duration (positive going standard). VERTICAL 50 to 2500 $\mu$ sec. duration (negative going standard). VIDEO 1.0V to 2.5V P-P (internal or customer supplied $500\Omega$ contast control for higher input levels). Positive polarity for white characters. (Other polarities are available for horizontal and vertical sync.) #### **POWER SUPPLY** 120V $\pm$ 10% or 240V $\pm$ 10% (customer strappable) 47 to 63 Hz., or 15V DC at 800 ma. max., or 12V DC at 1100 ma. max. ### **BRIGHTNESS CONTROL** Internal or Customer supplied 100 K $\Omega$ potentiometer (accessible at pins 2, 3 and 4 of edge connector). #### INTERCONNECT TO CUSTOMER SYSTEM Via standard 10-pin edge connector. VIKING #25V10S/1-2 AMP #225-21031-101 CINCH #250-10-30-170 ### **RESOLUTION** 900 vertical lines minimum at center of display and 700 vertical lines at the corners. Pulse rise time less than 20 nanoseconds, for 30V rise at CRT. Bandwidth is within 3db from 10 Hz. to 18 MHz. ### **GEOMETRY** NOTE: Measurements made with an input of 1.0-2.5V P-P and with the display adjusted to 6" highx8½" wide. VERTICAL a. Height of display at left side shall be within $\pm$ 2.0 percent of height at right side. Top and bottom pincushion or barrel shall be within ±1.25% of the average height. #### **HORIZONTAL** - a. Width of display at top shall be within $\pm 2.5\%$ of the width at bottom. - b. Side pincushion or barrel shall be within $\pm$ 1.0% of the average width. #### LINEARITY No character shall vary in width or height by more than $\pm 10\%$ of the average width or height of all the characters in a row or column respectively. No specific character shall vary in width or height more than $\pm 10\%$ of an adjacent character. #### **SYNCHRONIZATION** ### HORIZONTAL $15.75 \pm 0.5$ KHz. (Optional) Horizontal Blanking $9.0\mu$ sec. min. Horizontal Phasing Control 11.0 μ sec. nominal range **VERTICAL** 47 to 63 Hz. **VERTICAL RETRACE TIME** 850µsec. max. ### STORAGE 55° C. max. with bonded anti-reflective faceplate. 65° C. max. for plain faced CRT's. ### **ENVIRONMENT** Operating temperature 55° max. (free air temperature of display electronics). Altitude 40,000 ft. + storage & shipment. 10,000 ft. max. operating. #### WEIGHT 11.5 lbs. max. without optional power supply. 13.5 lbs. max. with optional power supply. 9.0 lbs. max. without frame. ### THEORY OF OPERATION ### **POWER SUPPLY** Power Transformer TX201 is designed for use with 120V or 240V A.C. source. The secondary provides power to bridge rectifier (CR501, CR502, CR503 and CR504). The positive output of the bridge rectifier (junction of CR503 and CR504), forms the raw B+supply (~20VDC). Voltage regulation is accomplished in the negative leg of the power supply through a feedback network consisting of transistors QX501 and QX502 and their associated circuitry. The emitter voltage of QX501 is maintained by diodes CR505, CR506 and CR507. The base voltage is provided by potentiometer RX506. If B+ increases, diodes CR505, CR506 and CR507 will draw more current to maintain the emitter voltage of QX501. Additionally, the voltage developed across RX506 will increase, resulting in a higher positive voltage at the base of QX501 which will result in less conduction. This reduces the base current of QX502 since QX501 provides the emitter/base current path for QX502. When QX502 conducts less, the voltage drop across Q502 is increased thus lowering B+. If B+ decreases, diodes CR505, CR506 and CR507 will reduce conduction to maintain the emitter voltage of QX501. Additionally, the base voltage provided by RX506 will decrease. Less voltage on the base of QX501 will cause it to increase conduction, resulting in a greater emitter/base current flow in QX502. With this condition the voltage drop for Q502 is less and B+ is increased. ### **HORIZONTAL** The low-level horizontal section, which consists of transistors Q101 and Q102 (and associated circuitry), functions as a variable time delay monostable multivibrator. The input trigger for this circuit is provided by the horizontal drive pulse. The pulse is injected into the base or emitter (for either positive or negative pulse respectively) of Q101 through injection network C101, C111, R101, R110 and CR101. By varying the recovery time of the multivibrator, potentiometer R104 adjusts video information position (with respect to raster scan). Output of the monostable multivibrator, derived at the collector of Q102, is injected through a coupling network consisting of C110 and CR103. The resulting "Lock" signal is rereceived by one side of a precision astable multivibrator at the emitter of Q103. The astable multivibrator circuit is completed through Q104 and associated circuitry. This circuit will act as a free running oscillator until the "Lock" signal is received from the previous stage. Once locked, an output pulse is formed at the emitter of Q104 which is then D.C. coupled to the base of the horizontal driver transistor, Q105. Remainder of the horizontal circuit is straightforward. Features to be noted are: Width and Linearity Coils LX102 and LX101 in series with the yoke (TX202). Linearity is fixed and an adjustable coil is provided for width. The linearity coil has a magnetically biased core which makes the inductance of the coil dependent upon its current. Pincushion and geometric corrections are made at the factory by the addition of rubber magnets around the plastic ring of the yoke. D.C. operation of 12 volts is accomplished by the (optional) addition of a boost circuit at the horizontal sweep transformer. ### **VERTICAL** The vertical circuit includes an oscillator consisting of transistors Q301 and Q302 and associated circuitry. Amplification is provided by transistors Q303 and Q304 with the emitter of Q304 feeding the base of the vertical driver Q305. The vertical output transistors, Q306 and Q307 are wired in the standard push-pull configuration. Transistor Q308 doubles B+ during retrace, maintaining less than 800 $\mu$ sec. of retrace time. ### **VIDEO** The video amplifier circuit consists of transistors Q401 and Q402 and associated circuitry. The circuit comprises a cascode amplifier which is triggered by a positive pulse at pin 8 of the edge connector. Upon receiving the input pulse, conduction is initiated and the collector voltage of Q402 is lowered. Amplification of low frequency voltage gain is fixed by the ratio of R407 and R408. Gain is maintained to 18 MHz by the bandwidth enhancing components R406, C403, and L401. Resistors R402 and R403 provide bias for the amplifier. The collector output of Q401 is D.C. coupled to the cathode of the C.R.T. through resistor R201. Raster cut-off is adjusted with the brightness control R114 which is connected to G1 of the C.R.T. ### ADJUSTMENT PROCEDURES FOR D12 VIDEO DISPLAY - 1. External power is applied to the monitor through an AC line cord or a 4 pin molex connector. The unit is wired for 120 VAC 50/60 Hz operation. (240 VAC 50/60 Hz optional) - 2. INPUT SIGNALS: Input signals are connected to the display board through a 10 pin edge connector. ### **Component Side of Display Board** ### A. Horizontal drive signal — 15750Hz $\pm$ 500Hz, 18,600Hz $\pm$ 500Hz At a horizontal frequency of 15.7KHZ the video drive signal should start 11 microseconds $\pm 5 \mu$ sec. after the leading edge of horizontal sync, and 900 microseconds or greater after the leading edge of vertical sync. ### C. Vertical drive signal - 47Hz to 63Hz Should the video drive level exceed the 2.5 volts specified, an external contrast control must be provided. The video drive signal is connected to the top end of the $500\Omega$ pot, the bottom end is grounded and the wiper arm connects to the video input of the edge connector as shown. - 3. Once power is applied to the display and the input signals connected, adjust the brightness control until the edges of the raster are visible. - 4. Depending on the requirements for height and width of the video presentation, the vertical size control and width coil should be adjusted accordingly. - 5. The power supply board also has a control to adjust the regulated B+ of the monitor to +15V. Check for proper adjustment. - 6. Adjust the phase control to center the video information within the raster. (The contrast control may have to be adjusted to obtain a display of the video information.) - 7. Adjust brightness control for visual cutoff of the raster. - 8. Adjust external contrast control for desired luminance. - 9. Adjust focus control for best possible overall focus. ### **IMPORTANT NOTE: DAG GROUNDING.** Each unit provides for grounding of the main P.C. Board and CRT socket board to the dag of the CRT through the dag grounding spring. The ground wires are connected to the shell bond or T-band through a terminal lug. Upon installing the Video Display in a terminal, this grounding procedure should be followed to provide adequate high voltage filtering and arc protection. This especially pertains to mounting the video display as a kit version. ### **LEGEND** | ITEM | NO. | PART NO | O. DESCRIPTION | | ITEM NO. | PART N | O. DESCRIPTION | | |------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------|---------------------------|------------------------------------|------------| | | | | | | | | | | | | C101 | 22-7614-06A | | 50V | R205 | | 47K OHM RESISTOR ±10% CARBON COMP | 1/2W | | | C102 | 22-7619-39A | 160 PFD CAPACITOR ±5% BISC. NPO | 50V | R301 | 63-9922-27 | 200 K OHM RESISTOR :5% FILM | 1/4W | | | C103 | 22-7619-39A | 160 PFD. CAPACITOR ±5% DISC. NPO | 50V | R302 | 63-9921-92 | 6.8 K OHM RESISTOR ± 5% FILM | 1/4W | | | C104 | 22-7622-28A | 56 PFD CAPACITOR :10% DISC NPO | 50V | R303 | 63-9922-04 | 22K OHM RESISTOR ± 5% FILM | 1/4W | | | C105 | 22-7619-39A | 160 PFD CAPACITOR ±5% BISC NPO | 50V | R304 | 63-9921-95 | 9 I K OHM RESISTOR :5% FILM | 1/4W | | | | 22-7619-39A | | 50Y | R305 | 63-9922-10 | 39K OHM RESISTOR ± 5% FILM | 1/4W | | | | | *************************************** | 50V | R306 | 63-9921-40 | 47 OHM RESISTOR ± 5% FILM | 1/4W | | | | 22-7619-39A | 100 110 0111 11011 11011 11011 | | <b>₽</b> X307 | 63-10559-36 | 33 JHM RESISTOR : 5% FAILSAFE | 1/41 | | | C108 | 22-7619- 39A | | 50V | R308 | 63-9922-42 | 820K OHM RESISTOR ± 5% FILM | 1/4W | | | C109 | 22-7152-03 | 4.7 MFD CAPACITOR ELEC. +100%-10% | 25V | R309 | | CONTROL 250K OHM VERT. SIZE | 1748 | | | C110 | 22-7613-04 <b>X</b> | 220 PFD CAPACITOR ±10% DISC | 50V . | | 63-10651-13 | | | | | C111 | 22-1622-28A | 56 PFD CAPACITOR ±10% DISC | 50y | R310 | 63-9924-48 | 1.5 MEG OHM RESISTOR ± 10% FILM | 1/40 | | | C112 | 22 - 7614 24A | .01 MFD CAPACITOR ± 20% DISC | 50V | R311 | 83-9922-22 | 120 K OHM RESISTOR ± 5% FILM | 1/4W | | | | 22-7440 | .0047 MFD CAPACITOR ±10% DISC | 500V | R312 | B3-9922-06 | 27K OHM RESISTOR ± 5% FILM | 1/4W | | | | 22-7530-07 | .015 MFD CAPACITOR SPECIAL | | R313 | 63-9922-10 | 39K OHM RESISTOR ± 5% FILM | 1/4W | | | | 22-7656-13A | | 50V | R314 | 53-9921-78 | 1.8 K OHM RESISTOR ± 5% FILM | 1/4W | | | | | 10 MFD CAPACITOR SPECIAL | ••• | R315 | 63-9922 | 15 K OHM RESISTOR ± 5% FILM | 1/4W | | | C116 | 22-7313 | TO MED CAPACITOR SECURE | | R316 | 63-9921-72 | 1K OHM RESISTOR ±5% FILM | 1/4W | | | C117 | 22-771 9-09 | 100 MFD CAPACITOR :20% ELEC. | 35V | R317 | 63-7816 | 5.6 K OHM RESISTOR ± 5% CARBON COA | IP 1/2W | | | | | | 1KV | R318 | | | | | | C118 | 22-3748 | .001 MFD CAPACITOR ±10% DISC | INV | <b>■</b> RX319 | 63-10565-56 | 220 OHM RESISTOR + 5% FAILSAFE | 1/2₩ | | | | | 450 040404700 | 1004 | R320 | 63 -9922 -04 | 22K OHM RESISTOR : 5% FILM | 1/4W | | | C120 | 22-1722-02 | • • • • • • • • • • • • • • • • • • • • | 100V | R321 | 63-9921-45 | 75 OHM RESISTOR: 5% FILM | 1/4W | | | C121 | 22-7722-01 | 1 MFD CAPACITOR, ±20% ELEC. | 100V | R322 | 63-9921-84 | 3.3K OHM RESISTOR ± 5% FILM | 1/4W · | | | C122 | 22-7613-09 | 560 PFD CAPACITOR ±10% DISC. | 50V | R323 | 63-9921-73 | 1.1KOHM RESISTOR ±5% FILM | 1/4W | | | C123 | 22-7613-09 | 560 PFD CAPACITOR ±10% DISC. | 50V | R324 | 63-9921-44 | 68 OHM RESISTOR ±5%FILM | 1/4W | | | C301 | 22-7613-24A | .01 MFD CAPACITOR ±10% DISC | 50V | R325 | 63-9921-10 | 2.7 OHM RESISTOR *5% FILM | 1/4W | | | C302 | 22-7548 | .15 MFD CAPACITOR ±10% POLYESTER | 50 <b>V</b> | R402 | 63-9921-72 | IK OHM RESISTOR ±5% FILM | 1/4W | | | C303 | 22-7152-05 | 22 MFD CAPACITOR +100-10% ELEC. | 25 <b>V</b> | R403 | 63-9921-72 | 1K OHM RESISTOR ± 5% FILM | 1/4W | | | C304 | 22-7720-09 | 100 MFD CAPACITOR ±20% ELEC. 105°C | 50V | R404 | 63-9921-40 | 47 OHM RESISTOR: 5% FILM | 1/4 W | | | C305 | 22-7579-03 | 4.7 MFD CAPACITOR ELEC. ± 10% | 167 | R405 | 63-8821 | 12K OHM RESISTOR ± 5% FILM | 1/4W | | | C306 | 22- 7613-02A | 150 PFD CAPACITOR #10% DISC | 50V | | | 22 OHM RESISTOR ± 5% FILM | 1/4₩ | | | C307 | 22-7389-02 | IMFD CAPACITOR ±20% ELEC. | 25V | R406 | 63-9921-32 | | | | | | | 47 MFD CAPACITOR ±20% ELEC. | 25V | R407 | 63=10371-70 | 820 OHM RESISTOR ± 5% FILM | 2W | | | C308 | 22-7718-08 | _ | | R408 | 83-99,21-40 | 47 OHM RESISTOR ± 5% FILM | 1/4W | | | C309 | 22-7152-04 | 10 MFD CAPACITOR ±100-10% ELEC 105°C | | R411 | 63-9922- | 15K OHM RESISTOR :5% FILM | 1/4W | | | C310 | 22-7614-18A | .0033 MFD CAPACITOR ±20% DISC | 50 <b>Y</b> | R412 | | | | | | C311 | 22-7613-25A | .012 MFD CAPACITOR ±10% DISC | 50V | R413 | 63-9922-04 | 15K OHM RESISTOR ±5% FILM | 1/4W | | | C312 | 22- 7579-04 | 1000 MFD CAPACITOR ±10% ELEC. | 167 | R415 | 63-10812-01 | CONTROL 2 MEG OHM FOCUS | | | | C313 | 22-7389-02 | 1 MFD CAPACITOR ±20% GLGC. | 257 | R416 | 63-9922-16 | 60K OHM RESISTOR ±5% FILM | 1/4W | | | C314 | 22-7614-20A | .0047 MFD CAPACITOR ±20% DISC | 50V | R417 | 63-9922-40 | 680K OHM RESISTOR ±5% FILM | 1/4W | | | C401 | 22-7722-08 | 47 MFD CAPACITOR ±20% ELEC. 105°C | 100V | R418 | 63-9922 | 15K OHM RESISTOR ±5% FILM | 1/4W | | | C402 | 22- 7721-04 | 4.7 MFD CAPACITOR :20% ELEC.105°C | 63V | L101 | 20-3906 | COIL, RCF LINEARITY | | | | C403 | 22-7613A | 100 PFD CAPACITOR ±10% DISC | 50V | L102 | 20-3882 | COIL, RCF TUNABLE WIDTH | | | | | 22-70134 | .02 MFD. CAPACITOR +80-20% DISC. | 500V | L401 | 20-3887-10C | COIL, RCF 6.8 uh | | | | C404 | | | | <b>E</b> TX10 | 95-3136-03 | TRANSFORMER HORIZ DRIVER | | | | C405<br>R101 | 22-3512<br>63-9922 | .01 MFD CAPACITOR +40-10% DISC<br>15K OHM RESISTOR ±5% FILM | 1 K V | | 95-3395-01 | H.V. SWEEP TRANSFORMER | | | | | | | 1/4W | # 1 KZO | . 82-3383-01 | H.F. SWEEF THANSFURMEN | | | | R102 | 63-9919-94 | | 1/4W | <b>■</b> TX20 | 2 95-3397-02 | DEFLECTION YOKE | | | | R103 | 63-9919-94 | 8.2K OHM RESISTOR ± 2% F1LM | 1/4W | CRIOI | 103-142-01 | DIODE | | | | R104 | 63-10651-11 | CONTROL 25K OHM (HORIZ, PHASE) | | CR102 | 103-142-01 | 01006 | | | | R105 | 63-10533-05 | 357K OHM RESISTOR ±1% METAL FILM | 1/4W | CR103 | | DIODE | | | | R106 | 63-9922-14 | 56K OHM RESISTOR : 5% FILM | 1/4W | CR104 | | | | | | R107 | 63-10533-04 | 267K OHM RESISTOR: 1% METAL FILM | 1/4W | | | | | | | R108 | | | 1/4W | CR105 | | DIODE | | | | | | | 1/4W | CR106 | 212-76 -02<br>103-298-05A | DIODE | | | | R109 | | | 1/4W | CR107 | | DIODE | | | | R110 | 63-9921-66 | | | CR108<br>CR10 | 212-76<br>9 103-142-01 | DIODE<br>DIODE | | | | R111 | | | 1/4W | | 103-142-01 | | | | | R112 | 63-9919-84 | | 1/4W | CR304 | 103-142-01<br>212-76 | DIODE | | | | R113 | | | 1/4W | CR305 | | DIODE | | | | R114 | 63-10533-04 | 267K OHM RESISTOR : 1% METAL FILM | 1/4W | CR401 | 212-76 | DIODE | | | | R115 | 63-9919-84 | 3.3K OHM RESISTOR ±2% FILM | 1/4W | Q101 | 121-975 | TRANSISTOR HORI | Z. OSC.1 | | | R116 | 63-9921-79 | 2K OHM RESISTOR ±5% FILM | 1/4W | Q102 | 121-975 | TRANSISTOR HORI | Z. OSC | | | R117 | | | 1/4W | Q103 | 121-975 | TRANSISTOR HORI | Z. OSC.111 | | | #RX118 | | | 1/41 | Q104 | 121-975 | TRANSISTOR HORI | Z. OSC. IV | | | #RX121 | | | 1/4W | Q105 | 121-819 | *PANSISTOR HORD | Z DRIVER | | | R122 | | | 1/4W | Q106 | 121-1039 | | Z. OUTPUT | | | | | | /41 | 0301 | 121-975 | | . osc. I | | | <b>■</b> RX123 | | | | Q302 | 121-699 | , | . osc. II | | | #RX124 | 63-10559-68 | 680 OHM RESISTOR: 5% FAILSAFE 1 | /4 ¥ | Q3O3 | 121-699 | | . AMP, I | | | | | 1 | /4W | 0304 | 121-975 | | . AMP. II | | | R126 | 63-10184-20 | 100K OHM RESISTOR ±10% CARBON COMP 1 | /4W | 1305 | 121-972 | | | | | <b>3</b> RX128 | 63-10565 | The second secon | /29 | Q306 | 121-972 | | . ORIVER | | | | | | <br>1/4W | | | | OUTPUT I | | | R129 | 63-8797 | IN ONE RESISTUR IST FILM | ,,,,, | Q307 | 121-973 | | OUTPUT II | | | R201 | | 330 OHM RESISTOR ±5% CARBON COMP | 1/2W | <b>Q308</b> | 121-819 | | RETRACE | | | R202 | | 16 OHM RESISTOR ± 5% CARBON COMP | 1/ <b>2W</b> | Q401 | 1 21- 1058 | | OUTPUT | | | R203 | REFERENCE | 2.2KOHM RESISTOR ±10% CARBON COMP | 1/2W | Q402 | | | DRIVER | | | R204 | ONLY | 10 K OHM RESISTOR ±10% CARBON COMP | 1/2W | VX201 | 100-684<br>R 100-684-02 | 12" CRT<br>12" CRT | | | | | | | l | , | | | | | | · | | | | | | | | # D12 VIDEO DISPLAY 15.7KHz = DC VOLTAGE SOURCE = DC VOLTAGE APPLIED NOTE I. CUSTOMER SUPPLIED EXTERNAL DC SOURCE ON PIN 7 EDGE CONNECTOR #### **IMPORTANT SAFETY NOTICE** When servicing this chassis, under no circumstances should the original design be modified or altered without permission from the Zenith Radio Corporation. All components should be replaced only with types identical to those in the original circuit. Special components are used to prevent shock and fire hazard. These critical components are shaded on the schematic and parts list for easy identification. This circuit diagram may occasionally differ from the actual circuit This circuit diagram may occasionally differ from the actual circuit used. This way, implementation of the latest safety and performance improvement changes into the set is not delayed until the new service literature is printed. #### **IMPORTANT SAFETY NOTICE** FOR X-RADIATION, FIRE OR SHOCK HAZARD PREVENTION, CERTAIN SPECIAL OR REDUNDANT PARTS ARE USED. USE ONLY EXACT REPLACEMENTS. DO NOT ALTER THE CIRCUIT OR DEFEAT THE FUSES. FAILURE TO COMPLY MAY BE UNLAWFUL. # D12 VIDEO DISPLAY 18.6KHz #### IMPORTANT SAFETY NOTICE When servicing this chassis, under no circumstances should the original design be modified or altered without permission from the Zenith Radio Corporation. All components should be replaced only with types identical to those in the original circuit. Special components are used to prevent shock and fire hazard. These critical components are shaded on the schematic and parts list for easy identification. ed on the schematic and parts list for easy identification. This circuit diagram may occasionally differ from the actual circuit used. This way, implementation of the latest safety and performance improvement changes into the set is not delayed until the new service literature is printed. # IMPORTANT SAFETY NOTICE FOR X-RADIATION, FIRE OR SHOCK HAZARD PREVENTION, CERTAIN SPECIAL OR REDUNDANT PARTS ARE USED. USE ONLY EXACT REPLACEMENTS. DO NOT ALTER THE CIRCUIT OR DEFEAT THE FUSES. FAILURE TO COMPLY MAY BE UNLAWFUL. | LEGEND | | | | | | | | | |---------------------------|----------------------------|--------------------------------------------------------------------------------------------------|---------------|----------------|-----------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------| | ITEM NO. | PARTN | IO. DESCRIPTION | | ITEM NO. | PART | NO. | DESCRIPTION | | | C101 | 22-7614-06A | 330 PFD. CAPACITOR ±20% DISC. | 50Y | R304 | 63-9921-95<br>63-9922-10 | | HM RESISTOR ±5% FILM<br>I RESISTOR ± 5% FILM | 1/4W<br>1/4W | | C102<br>C103 | 22-7619-39A<br>22-7619-39A | 160 PFD. CAPACITOR ±5% DISC. NPO<br>160 PFD. CAPACITOR ±5% DISC NPO | 50Y<br>50Y | R305<br>R306 | 63-9922-10 | | RESISTOR ±5% FILM | 1/4W | | C104 | 22-7622-28A | 58 PFD CAPACITOR ±10% DISC | 50Y | FX307 | 83-10559-38 | SALARAN SINCE SERVICE SERVICE | RESISTOR : 5% FAILSAFE | 1/40 | | C105 | 22-7619-39A | 180 PFD CAPACITOR ±5% DISC NPO | 50Y | R308 | 63-9922-42<br>63-10651- 13 | | M RESISTOR ± 5% FILM<br>. 250K OHM VERT. SIZE | 1/4W<br>1/4W | | C108<br>C107 | 22-7619-37A<br>22-7619-39A | 130 PFD CAPACITOR ±5% DISC NPO<br>180 PFD CAPACITOR ±5% DISC NPO | 50V<br>50V | R310 | 63-9924-48 | | OHM RESISTOR ±10% FILM | 1/4W | | C108 | 22-7619-33A<br>22-7619-32A | | 50V | R311 | 63-9922-22 | 120K OH | IM RESISTOR ±5% FILM | 1/4W | | C109 | 22-7152-03 | 4.7 MFD CAPACITOR +100%-10% ELEC. | 25V | R312 | 63-9922 -06 | | RESISTOR ± 5% FILM | 1/4₩ | | ÇIIO | 22-7613 -04A | 220 PFD CAPACITOR ±10% DISC | 50V | R313<br>R314 | 63-9922-10<br>63-9921-78 | | N RESISTOR ± 5% FILM | 1/4¥<br>1/4¥ | | C111 | 22-7622-28A | 56 PFD CAPACITOR ±10% DISC | 50Y | R315 | 63-9922 | | I RESISTOR ± 5% FILM | 1/4W | | C112<br>C113 | 22-7614-24A<br>22-7440 | .01 MFD CAPACITOR ± 20% DISC<br>.0047 MFD CAPACITOR ±10% DISC | 50V<br>500V | R316 | 63-9921- 72 | | DHM RESISTOR ±5% FILM | 1/4¥ | | C114 | 22-7530- 07 | .015 MFD CAPACITOR SPECIAL | | R317 | 63-7816 | | HM RESISTOR ± 5% CARBON COMP. | 1/20 | | C115 | 22-7656-13A | 22 PFD CAPACITOR ±10% DISC | 50 <b>Y</b> | RX319 | 63-10565-58<br>63-9922-04 | | M RESISTOR . 5% FAILSAFE<br>M RESISTOR ± 5% FILM | 1/2W<br>1/4W | | C116 | 22-7313 | 10 MFD CAPACITOR SPECIAL | | R321 | 63-9921-45 | | RESISTOR ± 5% FILM | 1/4₩ | | C117 | 22-7719-09 | 100 MFD CAPACITOR ± 20% ELEC. 105°C | 35V | R322 | 63-9921-84 | 3.3K O | HM RESISTOR ±5% FILM | 1/4W | | CIIB | 22-3748 | .001 MFD CAPACITOR ±10% DISC | 1 KV | R323 | 63-9921-73 | | HM RESISTUR ±5% FILM<br>Resistor +5% film | 1/4W<br>1/4W | | C120 | 22-7722-02 | 2.2 MFD CAPACITOR ±20% ELEC. 105°C 1 MFD CAPACITOR ±20% ELEC. 105°C | 100V<br>100V | R324<br>R325 | 63-9921-44<br>63-9921-10 | | M RESISTOR ± 5% FILM | 1/4# | | C121 | | 560 PFD CAPACITOR ±10% DISC | 50V | R402 | 63-9921-72 | | RESISTOR ± 5% FILM | 1/4₩ | | C123<br>C201 | 22-7613-09<br>22-4905-01 | 560 PFD CAPACITOR ±10% DISC<br>.01 MFD CAPACITOR +80-20% DISC. | 50V<br>500V | R403 | 63-9921-72 | | A RESISTOR ± 5% FILM | 1/4₩ | | C202 | 22-4905-01 | .01 MFD CAPACITOR +80-20% DISC. | 500Y | R404<br>R405 | 63-9921-40<br>63-8821 | | A RESISTOR ± 5% FILM<br>HM RESISTOR ± 5% FILM | 1/4W<br>1/4W | | C203 | 22-4905-01 | .01 MFD CAPACITOR +80-20%DISC. | 500Y | R405 | 63-9921-32 | | A RESISTOR ± 5% FILM | 1/4W | | #CX205 | | 220 MFD CAPACITOR +1005-10% ELEC.<br>4.7 MFD CAPACITOR +1005-10% ELEC. | 35V<br>25V | R407 | 63-10371-70 | | IM RESISTOR ± 5% FILM | 2w | | C301 | 22-7142-03<br>22-7613-24A | .01 MFD CAPACITOR ±10% DISC | 50Y | R408 | 63-9921-40 | 47 OHW | A RESISTOR ±5% FILM | 1/4W | | C302 | 22-7548 | .15 MFD.CAPACITOR ±10% POLYESTER | 50 V | R411 | 63-9922 | | IN RESISTOR ±5% FILM | 1/4W | | C303 | 22-7152-05 | 22 MFD CAPACITOR +100-10% ELEC. | 25 <b>Y</b> | R412 | 63-10651-12<br>63-9922 | | OL 100 K OHM BRIGHTNESS<br>HM resistor ±5% film | 1/4W | | C304 | 22-7720-09 | 100 MFD CAPACITOR ±20% ELEC. 105°C | 50V | R415 | 63-10812-01 | | OL 2 MEG OHM FOCUS | 17.78 | | C305 | 22- 7579-03<br>22-7613-02A | 4.7 MFD CAPACITOR ±10% ELEC.<br>150 PFD CAPACITOR ±10% DISC | 16V<br>50V | R416 | 63-9922-16 | 68K OH | M RESISTOR ±5% FILM | 1/4W | | C306<br>C307 | 22-7813-02k<br>22-7389-02 | 1 MFD CAPACITOR ±20% ELEC. | 25V | R417 | 63-9922-40 | | OHM RESISTOR ±5% FILM | 1/4₩ | | C308 | 22-7718-08 | 47 MFD CAPACITOR ±20% ELEC. 105°C | 25V<br>25V | R418<br>CR101 | 63-9922<br>103-142-01 | 15K OH<br>D10DE | IM RESISTOR ±5% FILM | 1/4W | | C309 | 22-7152-04 | 10 MFD CAPACITOR +100-10% ELEC0033 MFD CAPACITOR ±20% DISC | 50Y | CR102 | 103-142-01 | DIODE | | | | C310 | 22-7614-18A<br>22-7613-23A | .012 MFD CAPACITOR ±10% DISC. | 50Y | CR103 | | DIODE | | | | C312 | | 1000 MFD CAPACITOR ±10% ELEC. | 167 | CR104 | 103- 295- 03/ | | | | | C313 | 22-7389-02 | 1 MFD CAPACITOR ±20% ELEC. | 25V | CR105 | 103-284<br>212-7 <del>6</del> -02 | DIODE | | | | C314<br>C401 | 22-7614-20A<br>22- 7722-08 | .0047 MFD CAPACITOR ±20% DISC<br>47 MFD CAPACITOR ±20% ELEC.105°C | 50V<br>100V | CR107 | 103-298-05A | DIODE | | | | C402 | 22- 7721-04 | 4.7 MFD CAPACITOR ±20% ELEC. 105°C | 63V | CR108<br>CR109 | 212-76-02<br>103-142-01 | DIODE<br>DIODE | | | | C403 | 22-7613A | 100 PFD CAPACITOR ±10% DISC | 507 | | | | | | | C404 | | .02 MFD CAPACITOR +80%-20% DISC. | , 500V<br>1KV | CR201 | | DIODE | | | | C405 | 22-3512<br>63-9922 | | 1/4W | CR305 | | DIODE | | | | R102 | 63-9919-94 | | 1/4W | CR401 | | DIODE | | | | R103 | 63-9919-94 | 8.2K OHM RESISTOR ± 2% FILM | 1/4W | L101 | 20-3906-02 | | RCF LINEARITY | | | R104 | 63-10651-11 | CONTROL 25K OHM (HORIZ, PHASE) 267K OHM RESISTOR ± 1% (METAL FILM) | 1 /AW | L102<br>L201 | 20-3905<br>20-3824 | | RCF TUNABLE WIDTH<br>Horiz, Filter Chokf | | | R105<br>R106 | 63-10533-04<br>63-9922-14 | 56K OHM RESISTOR ± 5% FILM | 1/4W | L401 | 20-3887-10C | | | | | R107 | 63-10533 -11 | 200K OHM RESISTOR ± 1% METAL FILM | 1/4W | TXIO | 95-3136-03 | TRANS | FORMER HORIZ, ORIVER | | | R108 | 63-9921-94 | 8.2K OHM RESISTOR ±5% FILM | 1/4W | T X201 | | | SWEEP TRANSFORMER<br>CTION YOKE | | | R109 | 63-9921-94 | 8.2K OHM REISITOR ±5% FILM | 1/4W<br>1/4W | 0101 | 121-975 | TRANS | to independent construction and recognitive to the control of | | | R110<br>R111 | 63-9921-66<br>63-10351-89 | 560 OHM RESISTOR ± 5% 5.1KOHM RESISTOR ± 2% FILM | 1/4W | 0102 | 121-975 | TRANSI | | | | R112 | 63-9919-84 | 3.3KK OHM RESISTOR ±2% FILM | 1/4W | 0193 | 121-975 | TRANSI | | ı | | R113 | 63-10533-04 | 267K OHM RESISTOR 1% METAL FILM | 1/4W | Q104<br>Q105 | 121-975<br>121-819 | TRANS<br>TRANS I | | | | R114<br>R115 | 63-10533-04<br>63-9919-84 | 267K OHM RESISTOR ± 1% METAL FILM<br>3.3K OHM RESISTOR ±2% | 1/4W<br>1/4W | Q106 | 121-819 | TRANSIS | | | | RIIG | 63-9921-79 | 2K OHM RESISTOR 5% FILM | 1/4W | Q301 | 121-975 | TRANSI | | | | R117 | 63-9919-86 | 3.9K OHM RESISTOR ± 2% FILM | 1/4W | . Q302 | 121-699 | TRANSI | | | | PRX118<br>PRX121 | 83-10559-48<br>83-10559-14 | 100 OHM RESISTOR ±5% FAILSAFE 3 9 OHM RESISTOR ± 5% FAILSAFE | 1/4W<br>1/4W | Q303 | 121-699 | TRANSI | | | | R122 | 63-9921-46 | 82 OHM RESISTOR ± 5% | 1./4W | Q304<br>Q305 | 121-975<br>121-972 | TRANS! | | | | RX123 | | 100 OHM RESISTOR ± 5% FAILSAFE | 1/48 | Q306 | 121-819 | TRANSI | | | | R 1'24 | | 680 OHM RESISTOR ±5% FILM | 1/4W<br>1/4W | 0307 | 121-973 | TRANSI | | | | R126 | 63-10814-20 | 100K OHM RESISTOR ± 5% CARBON COMP. 1 OHM RESISTOR ±5% FAILSAFE | 1/21 | 3308<br>0401 | 121-819<br>121-1058 | TRANSI<br>TRANSI | | | | . <b>~jR</b> X128<br>R201 | 63-10565.<br>63-7763 | 330 OHM RESISTOR 15% CARBON COMP. | 1/2# | 1402 | 121-1058 | TRANSI | ÄL | - 1034<br>T. | | R202 | 63-7710 | 16 OHM RESISTOR ±5% CARBON COMP. | 1/2W | E201 | 52-2240-01 | | GAP (PART OF CRT SOCKET ASSY | j | | R203 | 63-7799 | 2.2KOHM RESISTOR ±10% CARBON COMP. | 1/2₩ | E202 | 52-2240-01 | | GAP (PART OF CRT SOCKET ASSY | | | | 63-7827 | 10K OHM RESISTOR ±10% CARBON COMP.<br>47K OHM RESISTOR ±10% CARBON COMP. | 1/2W<br>1/2W | E203<br>E204 | 52-2240-01 | | GAP (PART OF CRT SOCKET ASSY) | | | R204 | | | | . F2N4 | 52-2240-01 | SPARK ( | GAP (PART OF CRT SOCKET ASSY) | | | R205 | 63-7855<br>63-7771 | 470 OHM RESISTOR ±10% CARBON COMP. | 1/2W | VX201 | 100-684 | 12** ( | | G-12 - 12 - 13 - 13 - 13 - 13 - 13 - 13 - | | | | | | | 100-684<br>OR | | | | | R205<br>R206 | 63-7771<br>63-9922-27 | 470 OHM RESISTOR ±10% CARBON COMP.<br>200 K OHM RESISTOR ±5% FILM<br>6.8 K OHM RESISTOR ±5% FILM | 1/2W | | | | CRT | | | LEGEND | | | | | | | |-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | REF NO | PART NO | DESCRIPTION | REF NO | PART NO | DESCRIPTION | | | C501<br>C502<br>C503<br>C504<br>R501<br>R502<br>R503<br>R504<br>RX505<br>RX506<br>RX507 | 22-7154-13<br>22-7152-08<br>22-7717-09<br>22-7154-08<br>63-7769<br>63-7715<br>63-10449-69<br>63-7743<br>63-9921-72<br>63-10651-01<br>63-9921-66 | 2200 MFD CAP ELECT « 100% –10% 35V 100 μF CAP ELECT « 100% – 10% 25V 100 μF CAP ELECT 20% 16V 100μF CAP ELECT ±100% –10% 35V 430Ω RESISTOR 5% CARBON 1/2W 22Ω RESISTOR 10% CARB COMP 1/2W 75Ω RESISTOR 10% CARB COMP 1/2W 100Ω RESISTOR 10% CARB COMP 1/2W 1K Ω RESISTOR 5% FILM 1/4W CONTROL 1K Ω (B $\pm$ ADJ) 560 $\Omega$ RESISTOR 5% FILM 1/4W | RX508<br>T201<br>CR501<br>CR502<br>CR503<br>CR504<br>CR505<br>CR506<br>CR507<br>Q501<br>QX502<br>FX502 | 63-9921-58<br>95-3396<br>212-76<br>212-76<br>212-76<br>103-279-09A<br>103-142-01<br>121-1021<br>121-992-01<br>136-120-06 | 270 Ω RESISTOR 5% FILM 1/4W TRANSFORMER, POWER 110/220V DIODE DIODE DIODE DIODE DIODE ZENER 4.7V DIODE DIODE TRANSISTOR ERROR AMP TRANSISTOR VOLTAGE CONTROL FUSE 2.5 AMP 32V | | HORIZONTAL YOKE PLUG BLK/YEL **AC INPUT** ## **COMPONENT EQUIVALENTS** | Zenith No. | Description | Equivalent | |-------------|-------------|-------------------------| | 103-142-01 | Diode | 1N4148 | | 103-261-02A | Diode | 1N7000 | | 103-261-04A | Diode | 1N7000 | | 103-263A | Diode | 1N4007 | | 103-280-02 | Diode | (2)1N4007's in parallel | | 103-284 | Diode | 1N4820 | | 103-295-02A | Diode | BA245 | | 103-295-03A | Diode | 1N4148 | | 103-298-04 | Diode | 1N4822 | | 103-298-05A | Diode | 1N5398 | | 212-76 | Diode | 1N4005 | | 212-76-02 | Diode | 1N5061 | | 121-699 | Transistor | MPSA 70 | | 121-819 | Transistor | MPSA 05 | | 121-895 | Transistor | 2N5210 | | 121-972 | Transistor | 2N4048 or 2N3700 | | 121-973 | Transistor | MPSA 70 | | 121-975 | Transistor | MPSA 20 | | 121-1034 | Transistor | 2N1893 or 2N2854 | | 121-1039 | Transistor | BU409 or 2SD724 | | 121-1058 | Transistor | 2N1893 or 2N2854 | **DIAG. VIDEO CABLE** ### 8.0 SCHEMATIC AND TIMING DIAGRAMS - V200 -VIDEO TIMING DIAGRAM