#### THE MAXC MICROPROCESSOR MAXC 8.1 March 2, 1972 by Butler Lampson Ed Fiala Ed McCreight Chuck Thacker Xerox Palo Alto Research Center 3180 Porter Drive Palo Alto, CA 94304 - 1.0 Overview - 1.1 Notation - 2.0 Control - 2.1 Interrupts - 2.2 Flag Register - 3.8 Arithmetic/Logic Section - 3.1 Register Banks - 3.2 P and Q Registers; Cycle and Mask3.3 Arithmetic and Logic Operations - 3.4 Communication with the Bus - 4.0 Local Memories - 4.1 Scratch Pad Memory - 4.2 Dispatch Memory - 4.3 Map - 4.4 Instruction Memory - 5.0 Memory Interface - 6.8 Maintenance Interface, - 7.0 Disk Control | Appendix | A | Summary of Microinstruction Bits | |-------------------|---|------------------------------------------------------------------------| | Appendix | В | Summary of Branch Conditions | | Appendix | С | Summary of Primary and Secondary Functions | | Appendix | D | Summary of Bus Sources and Destinations | | Appendix | E | Summary of Flag Register Bits | | Appendix | F | Summary of System Maintenance Interface Instructions (Not written yet) | | Appendix | G | More Than You Really Wanted to Know About Disk Control | | Table 1. Table 2. | | Instruction Sequencing and Stack Actions P Input Selection | - Table 3. Q Input Selection - Table 4. ALU Functions - Table 5. KSET-, KCSET-, and KSTAT Bus Bits - Figure 1. MAXC Processor Organization #### 1.0 Overview The MAXC microprocessor is intended to be a reasonably general purpose processor, customized to some extent for PDP-10 emulation. It will be used as a central processor and disc controller in the MAXC system. Physically, the processor occupies 24 card positions in two Augat card cages (19" x 8.7"), and the disc control occupies 8 card positions in a third cage. Figure 1 is a logical block diagram of the processor. organized around a 36-bit bus, on which all transfers between subsections of the machine occur. Data transfers to and from this bus and all other functions in the machine are under control of a 72-bit microinstruction word. A machine may be configured with either 1024 or 2048 words of instruction memory. Two fields in every microinstruction specify a bus source, which loads data onto the bus, and a bus destination which reads, and usually stores, the data. Sometimes a single value of the source or destination field may specify additional operations, or several different source or destination values may specify the same bus operations. These peculiarities are specified in the appropriate section of this manual. The sources and destinations are listed and their properties summarized in Appendix D. general any source may be sent to any destination, with the following exception: a slow source may not be sent to a slow destination. Slow sources are: a local memory NOT F the ALU; KSTAT and KUNIT in the disk interface Slow destinations are: a local memory Y if the next instruction contains PQRCYY Q if the next instruction contains QODD or QEVEN There are also two <u>function</u> fields Fl and F2 which invoke various actions supplementary to the source-destination scheme. These actions are specified where appropriate throughout the manual and summarized in Appendix C. The machine is synchronous, with a cycle time of 150 ns. The technology with which the processor is implemented is 74H TTL; IC's are mounted on wire-wrap cards, and the back panels are also wire-wrapped. An exception is the 1024 x 19-bit memory card which is used for the instruction, dispatch, map, and scratch memories; this card is a printed circuit. All cables exit the processor from the rear edges of the cards. No special mechanical provisions are required for cabling. The processor is cooled by a fan unit which mounts immediately below the processor card cage, and powered by a power supply mounted on the bottom of the cabinet. The external interfaces to the processor are shown dashed in Figure 1, and consist of the following: - 8 disc unit cables, which connect the disc control portion of the processor to 8 2314 or 333% type disc files: - 2. 2 memory port cables, which connect to two ports of the MAXC memory system. This memory is a 512K (expandable to 1024K) x 40 bit (+8 error correction and detection bits) dynamic MOS system. Access time and cycle time are 800 ns. One port is used for disk transfers, the second for CPU transfers. - 3. One interprocessor communication cable (labeled "TO NOVA"). This interface has two functions. - between all processors of the MAXC system. All normal communication between processors occurs through memory, and these strobes serve to indicate the presence of messages in mailbox locations known to all processors. - b. It is connected to a controlling minicomputer (Data General Nova), which has the task of monitoring the system for errors and abnormal conditions. This interface is used for debugging microcode in the processor under control of a debugger in the Nova. The control memory of the microprocessor is loaded via this interface at start up, during debugging, and when errors occur during normal operation. # 1.1 Notation All numbers in this document are in decimal unless followed by a B, in which case they are octal. Thus, 1000 = 12B. Arithmetic is 2s complement. Names for fields in the microinstruction are in Appendix A. Registers, memories and data paths are named L, R, P, Q, X, AC, Y, B (bus), S (scratchpad), D (dispatch), MAP, I (instruction memory), NPC, STACK, IMA (instruction memory address), MAR, MDR, MDRL (low 4 bits of the 40 bit memory word), BALUBC (bus and ALU branch conditions), F(flag register), ALU (output of arithmeticlogic unit), G, H, J, K to (F register bits). Bits in registers (and on data paths like B and ALU) are referenced by integers in brackets following the register name, counting from the left as though the register (or path) were 36 bits wide. Numbering registers in this way is compatible with PDP-10 documentation (it would otherwise be better to number from the right). Thus B[0] is the sign bit of the bus, Y[27] is the sign bit of the 9-bit Y register, and B[9-12] is the AC field of a PDP-10 instruction on the bus. For 40-bit registers like MDR, the extra 4 bits are MDR[36-39]. If A is a number with $\underline{a}$ bits and B a number with $\underline{b}$ bits, then (A,B) is a number with $\underline{a}+\underline{b}$ bits and (A, B) [ (36-b) - 35 ] = B(A, B) [ (36-a-b) - (35-b) ] = A Destination names always appear as NAME¬ and they are the only names in this manual which are written with a final to¬. If a register is both a source and a destination, these are always called NAME (the source) and NAME¬ (the destination). Also, some operations can be initiated by either primary or secondary functions, and these are given the same name in Fl and F2. When a field in the microinstruction is used to address a memory M, the field is called MA (e.g., LA, RA, SA). Sources, destinations, and functions pertaining to the disk control section of the microprocessor have names beginning with "K". The word "illegal" means "must be avoided by the programmer, since the result is not well-defined by the implementation of the processor." The hardware does not check for illegal operations. finite of the state stat and the second of o Allie the control of Region : The Common the Common tension of th #### 2.0 Control The control section of the processor consists of an ll-bit program counter (NPC), an ll-bit x 12-level subroutine stack, gating to produce an instruction memory address, and the instruction memory. The processor has single instruction lookahead, i.e., the fetch of an instruction occurs during the execution of the previous instruction. All instructions require one cycle for execution. An idle cycle (during which an instruction is fetched from the control memory, but no instruction is executed) occurs only after a read or write of the instruction memory. Execution of an instruction can be delayed one or more cycles by the memory interface; see section 5. Three fields of the microinstruction are used for control. These are an eleven-bit branch address field (BA), a five-bit field (BC) which specifies one of 32 conditions to be tested to determine whether a branch is to be done, and a two-bit field which specifies the type of branch (BT). The BT field is interpreted as follows: | TYPE | EFFECT | |------|---------------------------------| | Ø | GOTO (BA field) IF (condition) | | 1 | CALL (BA field) IF (condition) | | 2 | RETURN IF (condition) | | 3 | DGOTO (BA field) IF (condition) | If BT = DGOTO and the branch condition is true, no interrupt can occur after this instruction (see section 2.1). The condition selected by BC (see Appendix B) is tested, and if true, the branch specified by BT occurs. The branch conditions which test the values of the ALU cutput and the bus refer to the values computed by the previous instruction (unless F1 = FRZBALUBC and INT=Ø in that instruction, in which case they have the same result that they would have had in that instruction). Those which test bits in registers refer to the value at the beginning of the current instruction. Note that the complement of every branch condition is also a branch condition. Table la specifies how the next instruction and the next program counter (NPC) value are determined by the current instruction and the interrupt system. Note that a deferred branch (DGOTO) allows the next instruction in sequence to be executed before sending control to the location specified by BA. The effect of a DGOTO can therefore be cancelled by a GOTO or RETURN in the next instruction, and a CALL in the next instruction will push the address supplied by the DGOTO. The effect of DGOTO B[25-35] is provided by F2=LOADPC. brare. ener The 12-level subroutine stack holds return links for subroutine calls and interrupts. The ways in which the stack can be affected by the current instruction are specified in Table 1b. The STACK- destination pushes two 11-bit fields from the bus onto the stack; normally this is combined with F2=LOADPC to provide a 3-level dispatch. It is illegal to do a RETURN in the instruction following one which does STACK-. No explicit PUSH operation is provided, since the same effect can be obtained by LOADPC, B[25-35] -argument to be pushed; CALL .+1; The stack can be read onto the bus (right justified); it is illegal to do this in an instruction which has a CALL or PUSH of the stack. | Action of Current | Address of Next | Next Value | |-------------------|------------------------------------------------------------------------------------------------------------|------------------------------------| | Instruction | Instruction (IMA) | of NPC | | | NPC INTADR BA INTADR NPC t allowed; interrupt BA INTADR STACK INTADR es the next value what is said above. | BA + 1<br>BA<br>STACK + 1<br>STACK | Table la., Instruction Sequencing | Action of Current<br>Instruction | Effect on Stack | |----------------------------------|----------------------------------| | CALL RETURN Fl or F2=POP* | PUSH NPC<br>POP<br>POP | | BD=STACK¬* | PUSH B[1-11], then PUSH B[13-23] | \*Illegal in the same instruction with CALL or RETURN Table 1b: Stack Actions #### 2.1 Interrupts An interrupt system is provided to allow high speed devices such as the disks to be serviced. The elements of the interrupt system are: - 1. A flag, INT, which determines whether the processor is in normal mode or in interrupt mode. - Duplicate copies of some processor registers; see below for details. - 3. A 16-bit ARM register, one bit per interrupt channel. This register may be a bus data sink or source (selected by functions). An interrupt request for which the corresponding ARM bit is Ø is ignored. - 4. A single interrupt enable flag in the F register (see 2.2). The first 16 microinstructions are reserved for an interrupt transfer vector. When an interrupt occurs, the instruction in location n ( $\emptyset \le n \le 17B$ ) is executed and INT is set. The interrupt instruction is simply sandwiched into the normal flow of control, so that when it is in execution, NPC contains the address of the instruction which the program would have executed during that cycle if the interrupt had not occurred. The interrupt instruction must contain an unconditional CALL to save NPC on the stack and send control to the start of the interrupt routine. The last instruction of the interrupt routine should be a RETURN which includes the IRET function. This function clears INT and restores the state to its pre-interrupt value. See below for a description of the timing. The scheme just described works only if everything currently known about the sequencing of the main program is contained in the NPC value. Since this is not the case immediately after the execution of an instruction which loads NPC with anything except IMA + 1, an interrupt is not permitted to occur after such an instruction, but must wait for a more opportune moment. Only instructions containing F2=LOADPC or a successful DGOTO have this problem, and the processor automatically inhibits an interrupt from occurring in the cycle after these instructions. It is the programmer's responsibility to inhibit interrupts in other cases where that is necessary by setting F2=INHINT. This must be done 1. If BD = RMW- or Fl = RMWREF or RMWREFDXK, since an interrupt cannot be allowed during the RM phase of a RMW memory reference. The processor automatically inhibits interrupts after every instruction of the RM phase except the first, so the programmer need provide F2 = INHINT only on the instruction which reference. If BD = WRITE¬ or F1 = WREF or WREFDXK and MDR does not yet contain the data which is to be written (see section If another instruction is executed before MDR is loaded, the programmer must have F2 = INHINT on that instruction also. It is not necessary to INHINT on an instruction containing WRESTART, but if by the end of the instruction after the WRESTART, MDR is not loaded, then that instruction must INHINT. It is not necessary to have F2 = INHINT on the instruction which loads MDR, since an interrupt after that instruction causes trouble. When interrupts are inhibited, any pending interrupt is simply delayed. No pending interrupt request is lost. Note that a loop consisting entirely of instructions with successful DGOTO's, LOADPC's or INHINT's will lock out interrupts indefinitely. Because micro-interrupt routines are used for data transfers to and from the disk packs, it is important to avoid timeconsuming state saving and restoring by micro-interrupt routines. With a single disk unit in operation, each additional microinstruction in the interrupt routine reduces throughput by 1%. Consequently, considerable extra hardware has been put in to automate state saving and restoring during interrupts. During non-interrupt instruction execution, duplicate registers for P, X, Y and BALUBC are loaded whenever the primary registers are loaded. During an interrupt, however, these duplicate registers remain frozen at their former values. primary X, Y, and BALUBC registers are loaded from the duplicates by the IRET function. The first instruction of the interrupt routine is expected to save NPC on the stack by calling the interrupt routine, and to save Q in one of the register banks, say that a SAVEDQ; this wis why duplicates for Q and NPC are not provided. The final instruction of the interrupt routine must, to restore all these things, include: الله الأخلية المراجع المراجع المعالية والأخلية المراجع المعادة المراجع المعادة المعادة المعادة المعادية والمعا المراجع المعادة المراجع المعادية المعادية المعادية المعادية المعادية المعادية المعادية المعادية المعادية المعا IRET, RETURN, Q-SAVEDQ, P-Pl A duplicate register for KUNIT is also provided, but this is handled in a different way, discussed in section 7. Also note that AC and F-are-not duplicated (because interrupt routines only change F intentionally and don't use AC). The interrupt system accepts 16 levels called interrupt requests (IREQi, $i = \bar{b}$ to 15). Interrupt i will occur after the execution of the current instruction if: - 1. INT = Ø (i.e., no interrupt is in progress) or Fl = PREIRET in the <u>previous</u> instruction. Note that this implies that if PREIRET is not used, at least one non-interrupt instruction is executed after each interrupt routine is done, before the next one is started. To avoid this, the next to last instruction of the interrupt routine should specify Fl = PREIRET. The next instruction after one which has PREIRET must have IRET. - 2. IENABLE (a flag register bit) = 1. When the interrupt system is disabled all interrupts have to wait. - 3. No READ-MODIFY-WRITE is in its RM phase (i.e., has started to read but not started to write). - 4. The current instruction does not have F2 = INHINT or LOADPC or a successful DGOTO. - 5. i is the largest number for which ARMi AND IREQi = 1. Changes in the value of ARM or IENABLE do not affect the interrupt system until the second following instruction. Thus if instruction i clears IENABLE, an interrupt may occur (if the other conditions are satisfied) after i or after i+1, but will not occur after i+2. The second secon ::- ٠. . portugation provide the contract that the control of t # 2.2 Flaq Register The 36-bit flag register F serves as a repository for various flags in the processor and provides a number of general-purpose single bit flags which can be conveniently manipulated. Some bits of F are set or cleared by assorted events in the processor; these are mentioned in connection with the description of the relevant event and summarized in Appendix E. In addition, there are operations which work on all the bits of F; | NOT F SETF [s] SETFC[s, cond] | reads NOT F onto the bus<br>sets the bits of F which are 1 in S [s]<br>does SETF[s] if the branch condition is<br>true (there will also be a branch if the<br>condition is true) | |-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLEARF[s] | clears the bits of F which are 1 in S[s] | | CLEARFC[s, cond] | does CLEARF[s] if the branch condition is true (there will also be a branch if the | | amment 3.3 | condition is true) | | SETFB[s,cond] | does SETF[s] if the branch condition is<br>true, CLEARF [s] if it is false (there<br>will also be a branch if the condition is | | | true). | | SETSF[s] | sets bits of F selected by S[s][32-35] (i.e., K, J, H, and G) if (F AND S[s] AND -20B) #0. | All of these are specified by functions except NOT F, which is a bus source. SETSF[s] is also a F2. G, H, J and K are bits of F which can be tested by branch conditions; they can also be set in a variety of ways (see Appendix E). For i = 0, 1, ..., 35, if - the instruction contains SETF, CLEARF or SETFB, or if it contains SETFC or CLEARFC and the branch condition is true, or i ≥ 32 and it contains SETSF; - 2) bit i of the word read from S is 1; - bit i of the flag register (F[i]) is being set or cleared independently by some other part of the processor; then the new value of F[i] is the OR of the value it would have gotten from (1) and (2) above, and the value it would have gotten from (3) above. # 3.0 Arithmetic/Logic Section The arithmetic/logic section of the processor is shown in the upper left quarter of Figure 1. It consists of two register banks L and R with 32 registers per bank, two working registers P multiplexing for inputs to P and Q, and a arithmetic/logic unit (ALU). ## 3.1 Register Banks The two register banks are addressable from two five-bit fields LA and RA in the microinstruction, or from the low order five bits of the 8-bit X register, or from the 4-bit AC register. The source of a register bank address is determined by the appropriate A field as follows: - 1) $A = \emptyset$ or 1: take the address from X - A = 2 or 3: take the address from AC 2) - A = 4: address register 4, but never write into it (see below) - A > 4: address register A The above rules imply that registers Ø-3 can only be referenced from X or AC, and register 4 can be stored into only when addressed via X or AC. For the left bank, if LA = 1 (3) and X [32-35]= $\emptyset$ (AC= $\emptyset$ ), the instruction will read the value regardless of the contents of the register addressed and will not write into the register bank. This kludge is provided so that indexing and self-instructions be emulated conveniently. RA=1: (3) is the same as $RA=\emptyset$ (2). The X register can be loaded from B[28-35] B[14-17] (PDP=10 index field) B[6-11] (PDP-10 byte pointer size field) The AC register can be loaded from B[32-35] B[9-12] (PDP-10 AC field) Both registers may be incremented and decremented with functions and may be read onto the bus (right justified). 35] may also be read onto the bus left-justified (i.e., into B[0-5 )): this puts it in the PDP-10 byte pointer position field. Two branch conditions exist to test the sign of X. The value of X (but not AC) is preserved across an interrupt. In each instruction it is possible to read from or write into (but not both) the left register bank, and independently to do the same with the right register bank. The decision on whether to read or write is made as follows. If the register bank is addressed by PS or QS, it is read. Otherwise, it is written unless the microinstruction addresses register 4, in which case nothing is done. Note that LA=1 or 3 may override this for the left bank if register Ø is addressed by X[32-35] or AC. ### 3.2 P and Q Registers; Cycle and Mask The multiplexers on the inputs to P and Q are under control of two fields PS and QS in the microinstruction. The possible inputs for the working registers selected by these fields are given in Tables 2 and 3. P and Q are always loaded with the data specified by these tables with two exceptions; P is not loaded if F1 = LDPALUH AND ALU $\emptyset$ =H; P $\emptyset$ is not loaded if F2=ASHOVF. When P is loaded from anything except B, Pl or ALU RSH l it is possible to mask the input with 2\*\*n - 1, i.e., keep the rightmost n bits of input and zero the rest. This action is selected by one of four functions: | Function | <u>n</u> . | |----------|---------------------------| | SAMASK | SA | | BAMASK | BA | | AMASK | AF (limits N to $< 40B$ ) | | XMASK | X register | where the mask length $n = MAX(36, N \mod 64)$ . If Fl is not one of these four, no masking takes place. Note that the mask and PS features allow an arbitrary field to be extracted from P (or Q, using RCYQQ or NOTALU, using RCYNOTALUQ) and put into P right justified. The field can be specified either by the instruction (using one of SA, BA and AF) or by the X(length) and Y(right cycle required) registers. F2=ASHOVF, in addition to inhibiting the loading of P0, sets the flag register bit OVF to 1 if P0≠P1; the intended use is to set OVF if a left shift would have changed the sign of P. There are branch conditions (QODD, QEVEN) to test the bottom bit of Q at the start of the instruction. They are illegal if Q was loaded from a slow source in the last instruction. In normal mode (INT = 0), both P and Pl are loaded when loading of P is specified by the instruction. In the interrupt routines (INT=1), the loading of Pl is inhibited. Pl thus preserves the contents of P across the interrupt routine. The last instruction of the interrupt routine should therefore have PS = Pl as well as IRET. # 3.3 Arithmetic and Logic Operations The ALU can compute all 16 Boolean functions of P and Q as well as a number of arithmetic functions. Its operation controlled by a 5-bit field in the instruction called AF. The values of AF which produce the various ALU functions are specified in Table 4. The arithmetic functions (AF $\geq$ 20) are affected by the value of CARRYIN, which is Ø unless one of the function fields selects 1 (F1 or F2=CARRY1) or J (F1=SETJC@CARRYJ). In addition to the 36-bit result specified by Table 4, the ALU provides three additional bits for the arithmetic functions starred in Table 4. ALUCØ is the carry out of bit Ø from the twos-complement add specified in parentheses in Table 4. ALUC1 is the carry out of bit l is ALUC9 # ALUC1. It It is Ø if the 36-bit twos-OVERFLOW complement result correctly represents specified function, 1 if the result is wrong by +235 The function SETOVPC01 sets flag register bits PC0 and PC1 to the values of ALUCØ and ALUC1 respectively and crs OVERFLOW into flag register bit OVF. The function SETJC@CARRYJ sets J to ALUCØ. The function SETHOVF sets H to ALUCØ#ALUC1. The value of the 36-bit ALU output relative to $\emptyset$ is stored in BALUBC and may be tested by a branch condition in the next instruction. ALU8 (for PDP-10 floating point normalization) and BØ are also stored in BALUBC and may be tested. This information is automatically preserved across interrupts. Fl=FRZBALUBC, BALUBC is frozen at its previous value rather than being updated to reflect the results of the current instruction. post types of the second section is a second of the second second of the second # 3.4 Communication with the Bus The arithmetic/logic section communicates with the rest of the processor via the bus (aside from flag bits and branch conditions). As mentioned above, X and AC can be loaded from or read onto the bus, and P or Q can be loaded from the bus. Loading of P and Q is controlled by PS and QS as described above Note that P and Q and does not require the destination field. are always loaded so, it is the programmer's responsibility to have PS select P and QS Q when he does not wish the values to change. In addition, Q and the ALU result may be read onto the bus by specifying them as sources, and there is a function READALU to or the ALU result with the bus value specified by the source field. Note that the ALU is a slow bus source. | PS (octal) | P Input | Notes (see next page) | |----------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------| | Ø-46<br>47<br>5Ø<br>51 | PQ RCY[0-46] B Pl ALU | l<br>cannot be masked<br>cannot be masked | | 52<br>53<br>54<br>55<br>56 | ALU ARSHC 1 (PجALUCØ)<br>L LSH[3]<br>L LSH[2]<br>L LSH[1] | cannot be masked<br>4<br>4<br>4 | | 56<br>57<br>68<br>61<br>62 | L RSH[1]<br>L RSH[2]<br>L RSH[3]<br>R LSH[3] | 4<br>4<br>4<br>4 | | 63<br>64<br>65<br>66 | R LSH[2]<br>R LSH[1]<br>R<br>R RSH[1] | 4<br>4 | | 67<br>7ø<br>71<br>72 | R RSH[2]<br>R RSH[3]<br>PQ LCY[3]<br>PQ LCY[2] | 4<br>4<br>1<br>1 | | 73<br>74<br>75 | PQ LCY[1]<br>unused<br>PQ RCY[Y] | 1,2: Illegal if Y was loaded from a slow | | <b>7</b> 6 | PQ RCY[44-Y] | source on the pre-<br>vious instruction.<br>1,2,3: Illegal if Y<br>was loaded on the<br>previous instruction, | | 77 | unused | or if INT=1. BEWARE. | Table 2: P Input Selection #### Notes: 1. PQ is a 72-bit number which can have one of the following values: | <u>Condition</u> | Left 36 bits | Right 36 bits | |------------------|--------------|----------------------| | Fl or F2=RCYQQ | Q | Q | | Fl or F2=RCYØQ | B | Q | | Fl=RCYNOTALUQ | NOT ALU | Q (must have AF<20B) | | otherwise | P | Q | The resulting P input is the leftmost 36 bits of the cycled 72-bit number. - 2. Also sets H to $(Y \ge 44B)$ . If Y > 44B, then let C = (Y IF PS = PQ RCY Y ELSE 44B-Y MOD 199B IF PS = PQ RCY 44B-Y). The P input will be PQ LCY (1,2,3) for C = 77B,76B,75B. It will be something well-defined but useless otherwise, i.e., if H is set to 1 the result is probably wrong. - 3. Note that RCY44B-Y is not the same as LCY Y, since it is also necessary to exchange P and Q. - 4. Zeros are shifted into the vacated bit positions. Table 2: P Input Selection (continued) | <u>Qs</u> . | O Input | Notes | |-------------|---------|---------------------------------------------------------------| | Ø | L | | | 1 | R | | | 2 | ALU | | | 3 | В | | | 4 | Q | Q is a slow sink if the next instruction has BC=QODD or QEVEN | | 5 | R RSH 1 | QجALU35 IF PS=ALU RSH1 ELSE<br>R35 IF * ELSE Ø | | 6 | Q RSH 1 | QجP35 IF F2=ASHOVF ELSE<br>Q35 IF * ELSE Ø | | 7 | Q LSH 1 | Q35¬(ALUØ≠G) IF F1=Q35ALUG ELSE<br>QØ IF * ELSE Ø | \* F1 = RCYQQ or F2 = RCYQQ or F1 = RCYNOTALUQ Table 3: Q Input Selection | AF | Result | AF | Result (add 1 if CARRYIN = 1) | |--------|------------------------|------------|--------------------------------| | Ø<br>1 | NOT P<br>NOT (P AND Q) | 2ø<br>21 | P - 1<br>P AND Q - 1 | | 2 | NOT P OR Q | 22 | P AND NOT Q - 1 | | 3 | 1 (all bits) | 23 | -1 (twos complement) | | 4 | NOT (P OR Q) | 24 | <b>X</b> . | | 5 | NOT Q | 25 | x | | 6 | P = Q (bitwise) | 26* | $P - Q - 1 \qquad (P + NOT Q)$ | | 7 | P OR NOT Q | 27 | x | | 10 | NOT P AND Q | 3Ø | x | | 11 | $P \neq Q$ (bitwise) | 31* | $P + Q \qquad \qquad (P + Q)$ | | 12 | Q | 32 | x | | 13 | P OR Q | <b>3</b> 3 | x | | 14 | Ø | 34 | 2P | | 15 | P AND NOT Q | 35 | (P AND Q) + P | | 16 | P AND Q | . 36 | (P AND NOT Q) + P | | 17 | P | 37 | P | \* carry and overflow outputs are valid Table 4: ALU Functions ### 4. Local Memories The processor physically contains three 1024 word memories with 18 bits/word (plus parity). These are logically arranged as two 512 word x 36-bit memories called the scratchpad (S) and the dispatch memory (D), and an 18-bit memory called the MAP. Since they are physically parts of the same memory, S and D cannot both be referenced in the same instruction. All three memories can be addressed from the 9-bit Y register, can read data onto the bus, and can store data from the bus. They are all slow sources and sinks. There are functions to increment and decrement Y and to increment it by 4, and branch conditions to test its sign. Y can be read onto the bus (right justified) and can be loaded from a number of places: ``` -Y B[27-35] B[18-26] (page number) B[$\mathcal{\theta}-8$] (PDP-1$\mathcal{\theta}$ opcode or floating-point exponent) B[$\mathcal{\theta}-8$] (PDP-1$\mathcal{\theta}$ byte pointer position field) 4$\mathcal{\theta}\theta + B[33-35]*2$\mathcal{\theta}\theta$ (converts a disk unit number on the bus into the address of a 16-word table for each unit in the upper half of $\mathcal{\theta}$ (B[18], B[28-35]) (shift count) ``` Y is a slow sink if the next instruction contains PS = PQ RCY Y. The value of Y is preserved across an interrupt. #### 4.1 Scratch Pad Memory (S) Unlike the other local memories, this one can be addressed from the instruction as well as from Y. The 8-bit SA field is used for this purpose. If it is <20B, it is or ed with Y to produce the S address; otherwise SA is the address. This means that only locations 20B-377B can be referenced directly from the instruction without using Y. In addition to being read onto the bus, the data from S may independently be sent to F, where they perform various useful functions (see section 2.2). In addition to the usual source and destination values to put S onto the bus or load it from the bus, there are also functions READS and LOADS to do those things. The READS function or's S with whatever is put on the bus by the source field. Note that D and S cannot be referenced in the same instruction. # 4.2 <u>Dispatch Memory</u> (D, DM) 9 This memory is physically the top 512 words of a 1024 word memory of which S is the bottom 512 words. As a result, it behaves exactly like a second copy of S which is selected insted of S when D is the source or destination. Thus it can be addressed from SA and is sent to F just like S. The READS and LOADS functions apply to it, but make no sense since D can only be selected by source or destination. D is intended to be used to hold three ll-bit microcode addresses and a flag for each of the 512 PDP-10 opcodes, but nothing in the processor hardware constrains it in this way. # 4.3 Map Memory (MAP, MP) Since this memory has 1024 18-bit words, it needs a 10-bit address. The Y register is used for the bottom 9 bits. The top bit, which in the intended use selects the user map (1) or monitor map (0), is taken from the current user mode (CUM) bit of F. In order to facilitate the selection of user or monitor map according to the Tenex rules, an instruction in which the function is one of the following provides the indicated value as the top bit of the MAP address, and also sets CUM to that value (XCTi are F register bits): | Function | Value of tag bit of MAP address | |----------------|---------------------------------| | IREF | CUM OR XCTØ | | RREF or RMWREF | CUM OR XCT1 | | BIREF | CUM OR XCT2 | | WREF | CUM OR XCT3 | | | | The functions also set H to the XCT bit which they reference. Note that the REF functions also set the G flag (see Appendix E), modify MAR, and start memory references (see section 5). They do not use the bus. Note also that MAPVA¬ sets CUM to UM. To facilitate clearing the MAP, which must be done every time the system switches users, there is a destination MAP4- which initializes four registers simultaneously from E[18-35]; the four are the register addressed by (CUM, Y) AND 1774B and the three following ones. # 4.4 Instruction Memory (I, IN) The instruction memory I may be read and written by the following kludge. To read: B - address, LOADPC; P - I, DGOTO[.+1]; Note that I can be read out <u>only</u> into P; it goes over the bus, but so slowly that it cannot be sent to any other destination. To write: B - address, LOADPC I - bus, DGOTO[.+1]; If the instruction which references I has F2=INHINT, I[ $\emptyset$ -35] is referenced; otherwise, I[36-71] is referenced. During the cycle after the reference to I the instruction being executed is the one which was referenced, but some special logic prevents this instruction from doing anything. | \frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac}{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac}\fint{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac}\firket{\frac{\frac{\frac{\frac}{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac}{\frac{\frac{\frac}{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac}\frac{\frac{\frac{\frac{\frac}{\fir}}}}}{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac{\frac call value of the condition in the condition condition in the condition of of the condition of the condition of the condition condition of the o luce for the collection set. Hoto the Normal Collections also set the collections also set that the collections were not to the collections. Note also that Marville set The state of s the ejection of mering the MCT, while the ejection method there is a finite from the companies complete the contract of co # 5.0 Processor Memory Interface The memory interface used by normal (non-interrupt) microprograms consists of a 40-bit data register (MDR), a 21-bit address register (MAR), and circuitry to implement the request-response protocol of the main memory system. The memory interface allows the processor to make read, write, and read-modify-write references of several types, some of which include access checking based on the access permission bits received from the MAP memory. The memory interface suspends activity in the processor under conditions in which a microinstruction would yield erroneous results if allowed to execute. The period during which the memory interface is active and in which the processor will be suspended by microinstructions which reference the memory interface is discussed in section 5.2. The memory interface uses five bus destinations, three of which have side effects other than simply loading registers: READ¬: MAR[15-35] ¬ B[15-35], start memory read MAR[15-35] - B[15-35], start memory write WRITE-: The program must load MDR with the data to be instructions stored within two after is invoked. The micro-instruction destination containing WRITE- must contain F2=INHINT if the MDR INHINT must also be set in has not been loaded. the instruction after WRITE- if MDR is not loaded until two instructions after WRITE-. However, the instruction which loads MDR does not have to have INHINT since an interrupt after that instruction causes no problems. RMW-: MAR[15-35] - B[15-35], start RMW The program must explicitly disable interrupts by INHINT only during the instruction which uses this destination. Once the interface has begun the RMW, interrupts will be automatically disabled until the program has initiated the store portion of the RMW. The store portion must be beun within three microseconds after the RMW- or a memory error will occur (section 5.2) MDR $\neg$ : MDR[ $\emptyset$ -35] $\neg$ B[ $\emptyset$ -35] If a memory write is at a point at which the memory expects MDR to be stable, the processor is suspended until the reference is completed. MAPVA-: MAR[27-35] - B[27-35], G-(((S IF F1 = ACFS ELSE ALU) AND 777760) = 0), Y - B[18-26], CUM-UM, X-B[28-35] The interface uses the following three bus sources: MDR: $B[\emptyset-35] - MDR[\emptyset-35]$ MDRL: B[32-35] - MDR[36-39] The processor is suspended on read or RMW if the memory has not yet supplied data. MAR: B[15-35] - MAR[15-35] The interface uses the following functions: LOADMDRL: MDR[36-39] - B[32-35] The comment under MDR- applies. LOADMAR: MAR[15-35] - B[15-35] If a memory reference is in progress and the memory has not yet taken the address, the processor will be suspended until the address has been delivered to the memory. A test mode exists which suspends the processor if this function is executed during any portion of a memory reference, so that an address may be recovered if an error occurs during the reference. WRESTART: This function starts the store portion of an RMW reference. Interrupts are inhibited between the execution of an instruction containing INHINT, RMW- and the execution of the instruction after the one containing WRESTART. The remarks on loading MDR and inhibiting interrupts which apply to the WRITE- destination also apply here, except that the instruction containing WRESTART does not have to use INHINT. RREFDXK, WREFDXK, RMWREFDXK, XREF, IREF, BIREF, RREF, WREF, RMWREF: These functions load MAR [15-26] from the low order bits of the map memory via its direct outputs, **conditionally** start the specified type reference. The conditions under which is halted when these functions processor executed and the rules about loading MDR and inhibiting interrupts are identical to those which apply on a normal reference of the same type (WRITE- for WREF and WREFDXK, RMW- for RMWREF and RMWREFDXK, READ- for the cthers). In addition, these functions check the legality of the reference against the access permit bits from the map memory. A reference is legal iff: > RREFDXK MAP[18] = $\emptyset$ RREF MAP[18] = $\emptyset$ IREF MAP[18] = $\emptyset$ BIREF MAP[18] = $\emptyset$ If the specified reference type is legal, and if $G = \emptyset$ , the interface is started. If the access is illegal or if G = 1, the interface is not started and G is set. MAPVA- leaves G = 1 iff an AC reference is detected. To allow the processor to be debugged in single step mode, the memory interface has two additional features. In single step mode, the instructions which normally start RMW references start READs, and WRESTART starts a WRITE. When WRESTART is issued or WRITE is issued and F2 = INHINT, the actual store is deferred until an instruction is executed with $INHINT=\emptyset$ . #### 5.1 Disk Memory Interface The disk memory interface is similar to the processor interface, but is considerably simpler, since it deals only with physical addresses and has a more limited command repertoire. The disk memory interface should be used only by interrupt routines, and is provided principally to avoid saving the state of a memory interface during interrupts, rather than to increase memory bandwidth. The interface contains a 40-bit (plus parity) data register, KMDR, and a 21-bit address register KMAR. Several of the interface control operations transfer data directly from the 40-bit disk data register KDATA. The interface has timing and register lcading considerations similar to those in the processor interface; however, the comments concerning the inhibiting of interrupts do not apply, since this interface is used only by interrupt routines. The disk memory interface uses the following functions, with actions as specified: KWRITEDATA: KDATA [ $\emptyset$ -35] - B[ $\emptyset$ -35] - KMDR[ $\emptyset$ -35], KDATA[36-39] - KMDR[36-39] KREADDATA: $KMDR[\emptyset-35] - B[\emptyset-35] - KDATA[\emptyset-35]$ KMDR[36-39] - KDATA[36-39] LOADKMAR: KMAR[15-35] - B[15-35] LOADKMDRL: KMDR[36-39] - B[32-35] KWRESTART: Start the store portion of an RMW reference. If a bus source is specified in an instruction which uses KREADDATA or KWRITEDATA, the data from the specified source will be merged on the bus. The following bus sources are used by the disk memory interface: KMDR: $B[\emptyset-35] - KMDR[\emptyset-35]$ KMAR: B[ 15-35] KMDRL: B[32-35] - KMDR[36-39] and the following bus destinations: KWRITE -: KMAR[15-35] - B[15-35], start write KREAD-: KMAR[15-35] - B[15-35], start read KRMW-: KMAR[15-35] - B[15-35], start RMW . i e Tall the effect of the form of the first Since of Collections and C \*\*\*\*\* .... • • • ..... . # 6.0 Maintenance Interface The maintenance interface has two independent functions. The first is to facilitate 16-bit data transfer between the NOVA and any of 256 external devices, several of which are used by the microprocessor; the second is to process interrupts from the MAXC system used for interprocessor communication and error reporting. # 6.1 NOVA Portion At the NOVA, the maintenance interface consists of two sections, one for data transfers and one for interrupt handling. The data transfer portion of the interface consists of an 8-bit external device address register AD, and gating to bidirectional data transfers. The address register is loaded from the low order 8 bits of AC with DOB AC, MAINT. This address is sent to all external devices, and causes them to place data on the 16-bit bus if they are input devices, cr prepare to receive data if they are output devices. Due to timing constraints, a unique external device address is associated with an input device or an output device, but not both. To output 16 bits from AC to the device addressed by AD, DOA AC, MAINT should be executed. Similarly, DIA AC, MAINT inputs 16 bits from the (input) device addressed by AD. Doing input from a device designed to accept output results in $\vartheta$ , and doing output to an input device has no effect. Since all I/O activity occurs within the span of one NOVA instruction, the normal BUSY and DONE logic associated with NOVA I/O devices is not present, and the START and CLEAR functions have no effect. It is possible to send a single pulse the device addressed by AD by executing Interpretation of this signal varies with the device. The second portion of the maintenance interface receives two communication signals from the remainder of the system, and intercepts two error signals, FATAL ERROR (FER) and NON-FATAL ERROR (NFER). The latter two signals are generated by various portions of the system when errors are detected. NFER is currently used only to detect corrected single-bit failures in the memory system. When it is received at the NOVA, error statistics are gathered, but no other activity occurs. The fatal error signal is generated when an uncorrectable error occurs at the memory or at the processor. All devices in the system sample this signal, and halt when they detect it. The NOVA must therefore take action to restart the system when this interrupt occurs. The four sources of interrupts, FER, NFER, COMA, and COMB, are merged to cause a single NOVA interrupt. This interrupt may be masked off in the normal way with MSKO, using bit 6. The single interrupt is connected to the DONE flag for MAINT, so that the state of these interrupts may be tested while they are masked out (however, the functions which normally set and clear DONE have no effect). The four interrupts may be enabled and disabled separately by executing DOC AC, MAINT with a four-bit mask in AC. The bits are: - 12 FER - 13 NFER - 14 COMA (MAXC processor to NOVA signal) - 15 COMB (unused) One's in AC <u>disable</u> the interrupt. After a given interrupt is disabled, it may occur once more providing it was pending at the time it was disabled. When DIC AC, MAINT is executed, a four-bit mask is read into AC, with one's corresponding to the source(s) of the interrupt (the top 12 bits contain garbage). These flags remain set until explicitly cleared with NIOC MAINT. The correct sequence of events in servicing the single maintenance interface interrupt is: - 1. Read interrupt flags with DIC AC, MAINT. - 2. Disable maintenance interrupts and clear the flags with DOC AC, MAINT (AC=17). - 3. Service the interrupts as determined by the flagword. - 4. Re-enable the maintenance interrupts with DOC AC, MAINT $(AC=\emptyset)$ . - 5. Re-enable NOVA interrupt (INTEN) and return. In servicing the FER and NFER interrupts it is necessary to poll devices capable of causing these interrupts to determine the source. This is described in detail by the documentation for each device. #### 6.2 Processor Section The processor section of the system maintenance interface consists of a number of registers which may be loaded from the Nova, allowing it to control the operations of the processor. These registers are (for exact format, see Appendix F): - a) A 64-bit register, PIR, which holds a single microinstruction (not including the branch address field) which can be executed under control of the Nova. - b) A 36-bit bus data register, BR, which can be gated onto the processor bus under control of the Nova. - c) A multiplexer capable of returning 64 bits of data to the Nova. 36 bits are used for the processor bus, the remainder return status conditions. The status bits returned are the state of the RUN flip flop, the state of the two memory interfaces, and the parity error flags. When any parity error occurs, FER (fatal error) is set throughout the system, causing all processors (including the one which caused the error) with the exception of the Nova, to halt. The Nova is interrupted, and will be expected to deal with the error and restart the processor. The parity error flags are reset by ERRESET. d) A 16-bit control register, CR, which may be loaded from the Nova. The bits of the control register are as follows: EIC Enable instruction controlled changes EB Enable changes in BALUBC EIMA Enable changes in IMA EPC Enable changes in PC (The four bits above enable various flavors of clock in the processor.) SS (single step) If set, the RUN flip flop is cleared one cycle after it is set. SETRUN Sets RUN. Run is cleared by SS and by various error conditions. ERRESET Resets error conditions (parity, etc.) in the processor. INTOFF EFM (execute from memory) If set, microinstructions are executed from the instruction memory. If clear, microinstructions are executed from PIR. REGTOB Causes the contents of the bus register to be placed on the processor bus. Inhibits processor interrupts. # 7.8 Disk Control The disk interface consists of three bus destinations (KUNIT, KSET, and KCSET,) two bus sources (KUNIT and KSTAT), three functions (KREADDATA, KWRITEDATA and KNEWCOMM), and some interrupt machinery. The letter 'K' has been chosen to preface all disk register names. The disk controller hardware divides into two parts. The first part, called the common controller, provides services to all disk units. The KUNIT register, interrupt control, write oscillator, bus interfacing, and memories which implement the KDATA registers are all part of the common controller. The second part, called the unit controller, is replicated for each disk unit. Incorporated in the disk unit controller are registers which respond to KSET, KCSET, and KSTAT, logic to control the transfer of data bytes to and from the common controller, generate interrupt requests and detect error conditions, and control the sequencing of commands to the disk unit, and a phase-locked loop for disk data recovery. The design provides for one common controller interfacing with (up to) eight unit controllers, each of which in turn interfaces with one Century Data Systems 213 disk unit. With each disk unit controller are associated five logical registers: a disk command register, a controller command register, a disk and controller status register, one input data register, and one output data register. These registers are logically connected to the above-mentioned bus sources and bus destinations if and only if the KUNIT register points to the designated unit controller. ordinary processing, the contents of the KUNIT register may be changed by using KUNIT- as the bus destination. during the processing of an interrupt KUNIT temporarily forced to point to the highest-priority disk unit which is requesting the highest priority interrupt. During this period, the pushed-down KUNIT register can be changed by using KUNIT- as the bus destination; however this change will not be reflected in the KUNIT bus source until after interrupt processing is complete. In practice, one would probably not want to use KUNIT- as the bus destination during interrupt processing. However, reading the KUNIT bus source during an interrupt routine is the only way of finding out with what unit the interrupt is to be associated. The following paragraphs describe the effect of KCSET-, KSTAT, KWRITEDATA, KREADDATA, and KNEWCOMM upon the unit selected by KUNIT. No other units are affected. The KCSET- destination modifies the command register of the unit controller according to various bus bits (see Table 5). Table 5). This permits the processor to alter the unit's processor interrupt mask, to reset interrupt conditions, and to reset error conditions. The KSET- destination performs the action specified above for KCSET-, and in addition loads the disk command register from the bus. These data are latched by the disk command register and presented to the disk unit for a prescribed time interval. The KNEWCOMM function (same as READS) is interpreted only in conjunction with the KSET- bus destination. It causes the unit controller to reset the command it is currently presenting to the disk unit before latching up the new command being issued by KSET-. KNEWCOMM is required when setting the head register, resetting the head register, setting the cylinder register, and starting seeks. It should not be used at other times for fear of head select glitches and erase turn-off blasts. The KSTAT source puts status bits from the disk unit and controller onto the bus. (See Table 6.) The KWRITEDATA function buffers data from $B[\emptyset-35]$ and KMDR [35-39] for eventual writing on its disk unit. The bus data may be read into P or Q in the same microinstruction for checksum computation. The KREADDATA places KDATA[0-35] onto the bus, loads KMDR[0-35] from the bus, and loads KMDR[36-39] directly from KDATA[ $\emptyset$ -The bus data may be read into P or Q for checksum computation in the same microinstruction. The details of the controller-disk file interface and a number of tedious programming details are discussed in Appendix penior in the management of the control cont المراجعة المستوي المراجعة المستويد المراجعة المراجعة المراجعة المراجعة المراجعة المراجعة المراجعة المراجعة الم المراجعة المستوية المراجعة ال | Bus Bit | • | |-----------------|----------------------------------------------------------| | <u>Position</u> | Meaning | | Ø | Enable/disable sector interrupts on channel 5B | | 1* | Load cylinder register from B[15-23] | | 2* | Load head register from B[18-23] | | 3 | Interpret B[15-23] as a command and execute it | | 4 | Enable/disable word interrupts on channel 13B (reading) | | 5 | Enable/disable word interrupts on channel 12B (writing | | 6 | Enable/disable word interrupts on channel 11B (dispatch) | | 7 | Reset sector condition | | 8 | Reset processor data late | | 9 | Reset controller data late | | 10 | Reset sector overflow | | 11* | Deselect/select this unit | | 12-14 | Unused | | 15-23* | Disk drive bus, interpreted according to B[1-3] | | 24-35 | Unused | \* Interpreted only for KSET-. Not interpreted by KCSET-. Table 5. KSET and KCSET Bus Interpretation | Bus Bit<br>Position | Meaning | |---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ø | Index condition (comes up with sector condition. Stays up for one sector) | | 1 | Unit unsafe (operator must take action) | | 2 | Unit offline (illegal unit or operator must take action) | | 3 | Unit not ready (= seeking if other stuff OK) | | 4 | Seek has failed (very rarerestore and try again but probably a hardware failure). | | 5 | Unit is read only (This is controlled by a manual switch, but the hardware will look at this switch only when the unit is deselected. This means that the software will have to deselect the unit before the effect of the operator throwing the switch will be received by the unit). | | 6 | Controller not ready (set until previous command has been received by disk unitabout two usec) | | 7 | Sector condition (sector interrupt request is held until it is dismissed, but the "sector condition" becomes true concurrent with the sector interrupt request and false at the second word time afterwards). | | 8* | Processor data late (microinterrupt serviced too late) | | 9* | Controller data late (hardware problems) | | 10* | Sector overflow (still reading, writing, erasing, or word-interrupting at sector pulse. Reading writing and erasing are turned-off and no future word interrupts will be requested). | | 11 | Unit deselected. | | 12-35 | Unused | \* Requires reset by KSET- or KCSET-. Reading, writing, erasing, and word interrupting are prevented by any of these errors. Note: All errors prevent writing inside the file. Table 6: KSTAT Bus Data Appendix A: Summary of Microinstruction Bits | Field | Size | Position | Meaning | |-------|---------|--------------|-----------------------------------------------| | ВА | 11 | Ø-1 <i>0</i> | Branch address | | BT | 2 | 11-12 | Branch type: GOTO, CALL, RETURN, DGOTO | | BC | 5 | 13-17 | Branch condition (BCØ inverts the meaning) | | LA | 5 | 18-22 | Left bank address: 0/l = use X, 2/3 = use AC | | RA | 5 | 23-27 | Right bank address: 0/1 = use X, 2/3 = use AC | | PS · | 6 | 28-33 | Select input to P | | QS | 3 | 34-36 | Select input to Q | | AF | 5 | 37-41 | ALU function | | BS | 5 | 42-46 | Bus source | | BD : | 5 | 47-51 | Bus destination | | F1 | 6 (7) | 52-57 | Function | | F2 : | 4 01.01 | 58-61 | Second Function | | SA | 8 | 62-69 | Scratchpad address: <20B = use SA OR Y | Total 78 Note: All emione prevent whithing indication and sile. Taking by the interest in the Appendix B: Summary of Branch Conditions | BC<br>(octal) | Meaning | BC<br>(octal) | Meaning | Reference | |--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------| | Ø<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>1Ø<br>11<br>12<br>13<br>14<br>15<br>16<br>17 | Never *ALU ≠ ∅ *ALU < ∅ *ALU ≤ ∅ *ALU8 = ∅ X < ∅ Y < ∅ Q odd G = 1 H = 1 J = 1 K = 1 | 20<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>30<br>31<br>32<br>33<br>34<br>35<br>36<br>37 | Always ALU = $\emptyset$ ALU $\geq \emptyset$ ALU $> \emptyset$ ALU8 $\neq \emptyset$ B $\geq \emptyset$ X $\geq \emptyset$ Y $\geq \emptyset$ Q even G = $\emptyset$ H = $\emptyset$ J = $\emptyset$ K = $\emptyset$ | 3.3 3.3 3.3 3.3 3.2 Appendix E Appendix E Appendix E Appendix E | \*Preserved across interrupts in BALUBC (,, -, , 8 c ... Appendix C: Summary of Primary and Secondary Functions | <u>F1</u> | (Octal) | NAME | MEANING | |--------------------------------------------------|---------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ø<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>1Ø<br>11 | | IREF BIREF RREF RREFDXK RMWREF* RMWREFDXK* WREF** WREFFX XREF | No action MAPREF (XCTØ, RP), H-XCTØ MAPREF (XCT2, RP), H-XCT2 MAPREF (XCT1, RP), H-XCT1 MAPREF (Ø, RP) MAPREF (XCT1, RP AND WP), H-XCT1 MAPREF (Ø, RP AND WF) MAPREF (XCT3, WP), H-XCT3 MAPREF (Ø, WP) MAPREF (Ø, XP) | | 12<br>13 | | LOADMAR<br>LOADMDRL | MAR-B[15-35]<br>MDR[36-39]-B[32-35] | | 14 | | WRESTART*** | Start the write cycle on a RMW. | | 15<br>16 | | LOADKMAR<br>LOADKMDRL | KMAR¬B[15-35]<br>KMDR[36-39]¬B[32-35] | | 17 | | KWRESTART | Start the write cycle on a KRMW. | | 2Ø | | KRDATA | B[0-35]-KDATA[0-35], KMDR[0-35], -B[0-35], KMDR[36-39]-KDATA[36-39] | | 21 | | KWDATA | B[\$\text{\$\text{\$\text{B}}\$], KMDR[\$\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\ | | 22 | | SIGNOVA | Request NOVA interrupt | | 23<br>24<br>25<br>26<br>27 | | INCY<br>DECY<br>NEGY<br>LDYKUNIT<br>INC4Y | Y¬Y+1<br>Y¬Y-1<br>Y¬-Y<br>Y¬400B + B[33-35] * 20B<br>Y¬Y+4 | | 3Ø<br>31 | | INCX | X¬X+1<br>X¬X-1 | <sup>\*</sup> Must be accompanied by F2=INHINT <sup>\*\*</sup> Must be accompanied by F2+INHINT if MDR is not loaded by the end of the instruction. <sup>\*\*\*</sup> The instruction after WRESTART must be accompanied by F2 = INHINT if MDR is not loaded until two instructions after WRESTART. Note: MAPREF (umbit, permission) is CUM-CUM OR umbit, start memory reference if $G = \emptyset$ and permission = 1, and G - G OR (permission = $\emptyset$ ). Appendix C: Functions (Continued) | | | | (000,020,000,000,000,000,000,000,000,000 | |----------------------------------|-----------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <u>Fl</u> | (Octal) | NAME | MEANING | | 32<br>33 | | INCAC<br>DECAC | AC¬AC+1<br>AC¬AC+1 | | 34<br>35<br>36<br>37<br>40<br>41 | | CLEARFC | F-F OR S F-F OR S IF BC is true F-F AND NOT S F-F AND NOT S IF BC is true F-(F OR S IF BC ELSE F AND NOT S) Bits of F selected by S[32-35] are set to (F AND S AND -20B) #0 (F[32-35] are K, J, H, and G) | | 42<br>43 | | CAFRY1<br>SETJC@CARRYJ | sets J to ALUCØ | | 44<br>45 | | SETHOVF<br>SETOVPCØ1 | Sets H to ALUCØ ≠ ALUC1 PCجALUCØ, PCl¬ALUC1, OVF¬(ALUCØ # ALUC1) OR OVF | | 46<br>47<br>50 | | RCYØQ<br>RCYNOTALUQ<br>RCYQQ | Change cycler input from PQ to DQ Change cycler input from PD to (NOT ALU, Q) Change cycler input from PD to QQ. Change Q-R RSHl to Q-R RCY 1. | | | ` | ¢7.55 | Change Q RSH1 & Q ISH1 into Q RCY1 & Q LCY1. | | 51<br>52 | | LDPALUH<br>Q35ALUG | Don't load P if ALUØ=H<br>Modifies Q LSH1. See table 3. | | 53 | | READALU. | Or ALU result with bus value specified by source | | 54<br>55<br>56<br>57 | | SAMASK<br>BAMASK<br>AMASK<br>XMASK | Sets P input mask to 2**SA - 1 Sets P input mask to 2**BA - 1 Set P input mask to 2**AF - 1 Sets P input mask to 2**X - 1 | | 6 <i>8</i> 61 | 1200 (200)<br>1 | READS KNEWCOMM LOADS | Or S with bus value specified by source. Modifies KSET- (section 7). Write bus into S | | 62 | | LOADARM<br>READARM | ARM-B[ 20-35] B[ 20-35]-ARM, E[ 14-17]-INTNO, B[ 0] - INT | # Appendix C: Functions (Continued) | Fl (Octal) | NAME | MEANING | |------------|------------|---------------------------------------------------------------------------------------------------------------------| | 64 | PREIRET | Promises return from interrupt after next instruction | | 65 | IRET | Return from interrupt | | 66 | FRZ BALUBC | Prevent latched bus and ALU branch conditions from changing at the end of this instruction. Ineffective if INT = 1. | | 67 | POP | Pop the stack. Must not accompany CALL or RETURN. | Appendix C (continued): Secondary Functions | <u>F2</u> (Octal) | <u>NAM E</u> | MEA NING | |-------------------|--------------|---------------------------------------------------------------------------------------------------| | Ø | | No Action | | 1 | SETSF* | Bits of F selected by S[32-35] are set to (F AND S AND $-20B$ ) #0 (F[32-35] are K, J, H, and G). | | 2 | RCYØQ* | Change cycler input to ØQ. | | 3 | CARRY1* | Supplies input carry = 1 to ALU. | | 4 | ASHOVF | OVF- (P $\emptyset$ #P1) OR OVF, disable loading of P[ $\emptyset$ ]. | | 5 | RCYQQ* | Change cycler input to QQ. Change Q-R RSH1 to Q-R RCY1. Change Q RSH1 & Q LCY1. | | 6 | POP* | Pop the stack. | | 7 | ACFS | $G\neg$ (777760 AND S = 0). Overrides the usual setting of G by MAPVA¬. | | 10 | INHINT | Prevent an interrupt after this instruction. | | 11 | LOADPC | NPC-B[24-35] and prevent an interrupt at this instruction. | | 12 | | | | 13 | | | | 14 | | | | 15 | | | | 16 | | | | 17 | WRESTART* | Start the write cycle on a RMW. | <sup>\*</sup>Also provided as a primary function. Appendix D: Summary of Bus Sources and Destinations | NO. (Octal) | SOURCE | BDINATION MEAN | PING | |-------------|---------------|----------------|--------------------------------------| | Ø | NULL | В¬ | None, Bus value is Ø | | ì | X | Χ¬ | 8-bit, X-register | | 2 | Y | Υ¬ | 9-bit, Y-register | | 3 | AC | AC- | 4-bit, AC register | | 4 | *MAP | *MAP¬ | 18-bit, Map memory | | 5 | * D | *D~ | 36-bit, Dispatch memory | | 6 | *S | *S- | 36-bit, Scratch pad memory | | 7 | **I | *I¬ | Instruction memory, bits | | | | | $\emptyset$ -35 if F2=INHINT, so 36- | | | | | 71 otherwise | | 10 | MDR | MDR | Processor memory data | | | | | register | | 11 | MDRL | | Extra 4 bits of memory | | | | | data | | 11 | | READ- | MAR-B and start read | | 12 | MAR | | Memory address register | | 12 | | RMW- | MAR-B and start read- | | • • | | · | modify-write | | 13 | *** | WRITE- | MAR-B and start write | | 14<br>15 | KMDR<br>KMDRL | KMDR¬ | Disk memory data register | | 15 .<br>15 | KMDKL | KREAD- | | | 16 | KMAR | RREAD | Disk memory address | | | · | | register | | 16 | | KRMW- | 20920001 | | 17 | | KWRITE- | | | 20 | *KUNIT | KUNIT | Disk unit in E[33-35] | | 21 | *KSTAT | | Put disk status on bus | | 21 | | KSET- | Both controller and file | | 22 | , | KCSET- | Controller only | | 23 | *NOT F | | | | 23 | | I SPLI T | X - B[14-17], G - (B[13]=0) | | 24 | Q | | | | 24 | | FSPLIT- | Y-B[Ø-8] | | 25 | *ALU | | | | 25 | | BSPLIT- | X-B[6-11], Y-B[8-5] | <sup>\*</sup>Slow \*\*Very slow. I can only be sent to P register. Appendix D: Bus Sources and Destinations (Continued) | No. (Octal) | SOURCE | BDINATION MEAN | NING | |-------------|---------------|----------------|------------------------------------------------------------------------------------------| | 26 | STACK | | B[25-35] top entry of stack. Illegal if combined with CALL or STACK | | 26 | | STACK- | Push stack twice, leaving B[13-23] on top and B[1-11] next to the top. G or (B[0]=0) | | 27 | NPC | | 11-bit program counter | | 27 | | MAPVA- | Y-B[18-26], MAR[27- | | | | • | 35]¬B[27-35], G¬(((S IF F2<br>= ACFS ELSE ALU) AND<br>77776ØB)=Ø), CUM¬UM,<br>X¬B[28-35] | | 30 | | *MAP4~ | T-((CUM,Y) AND | | | | | 1774B), MAP[T]¬¬ MAP[T+1]¬MAP[T+2]¬MAP[T+3]B[18- 35] | | 31 | XTOP | | $B[\tilde{\theta}-5]-[3\theta-35]$ | | 31 | | XSPLIT- | Y¬B[Ø-8]. AC¬B[9-12]<br>X¬B[14-17], G¬H¬(B[13]=Ø) | | 32 | حثه ديته حيثه | YSHIFT- | Y[27]¬B[18]. Y[28-35]¬<br>B[28-35] | <sup>\*</sup>Slow # Appendix E: Summary of Flag Register Bits | BIT | NAME | SET/USED | |-------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ø | OVF | Turned on by SETOVPCØ1 if OVERFLOW, by ASHOVF if PØ≠P1 | | 1 | PCØ | Set to ALUCØ by SETOVPCØ1 | | 2 | PCl | Set to ALUC1 by SETOVPC01 | | 3-4 | | No special uses | | 5 | UM | Used to set CUM by MAPVA- | | 6-13 | | No special uses | | 14-17 | XCTØ-XCT3 | Used to set MAP address and CUM by some REF destinations | | 18-26 | | No special uses | | 27 | CUM | Current user mode. See 4.3 | | 28 | | No special use | | 29 | IENABLE | Interrupt enable | | 30 | | No special use | | 31 - | NOVA | Set by Nova to signal processor | | 32-35 | | On SETSF, the flags selected by ones in $S[32-35]$ are set to (F AND S AND $(-20B)$ ) #0 | | 32 | K | Used by K=0 branch condition | | 33 | J | If $Fl = JC NCARRYBC$ set to ALUC0 and used as CARRYIN Used by $J=0$ branch condition. | | 34 | H | Set by XSPLIT- to (B[13]=0), by some REFS to the selected XCT bit, by SETHOV to ALUC0 ALUC1, by PS = PQ RCY Y or PQ RCY 44-Y to (Y > 44B). Used by LOADPALUH and H=0 branch condition. | | 35 | G | Set by XSPLIT and ISPLIT to (B[13]=0), by STACK to G OR (B[0]=0), by MAPVA AND NOT ACFS to (ALU AND 777760=0), by ACFS to (S AND 777760B)=0, by REFS to G OR | MICROPROCESSOR / Lampson, et al. Xerox Palo Alto Research Center MAXC 8.1 / Page 43 March 2, 1972 (map violation). Used by Q35ALUG and $G=\emptyset$ branch condition. Appendix G. More Than You Really Wanted to Know About Disk Control # Part I: The Disk Drive to Controller Interface The disk drive (Century Data Systems model 213 or 215) communicates with its unit controller over a MAXC cable. Disk commands, disk status, and data bits travel endlessly back and forth over this cable. Signal paths consist of twisted pairs, one grounded at both ends, the other driven with an open collector TTL gate at one end and resistively terminated at both ends. The signal paths are low true or low active. Thirteen signal paths are reserved for commands from the unit controller to the disk drive. What follows is a modified excerpt from the CDS 215 Interface Specification. Note that this section does not describe disc control from the viewpoint of microprograms. It discusses the signals to which the unit controller must interface. Microprogramming considerations are in part II of this appendix. # Module Select Selects the disk drive attached to the control unit and enables it to accept signals presented over the bus and tag lines and to generate signals on the status lines. # Drive Bus $(\emptyset-8)$ Nine lines to transmit address and control information as determined by one of three tag lines: | Line Name | Control | TAG LINES<br>Set Cyl | Set Head | |-------------|------------|----------------------|-----------| | Drive Bus Ø | | Cyl 256 | | | Drive Bus l | Wr Gate | Cyl 128 | | | Drive Bus 2 | Rd Gate | Cyl 64 | | | Drive Bus 3 | Seek St | Cyl 32 | | | Drive Bus 4 | Rst Hd Reg | Cy1 16 | Hd Add 16 | | Drive Bus 5 | Erase Gate | Cyl 8 | Hd Add 8 | | Drive Bus 6 | Sel Hd | Cyl 4 | Hd Add 4 | | Drive Bus 7 | Rtn 000 | Cyl 2 | Hd Add 2 | | Drive Bus 8 | Hd Adv | Cyl 1 | Hd Add 1 | # Set Cylinder Tag Indicates that the cylinder number (on the bus lines is stable and loads it into the cylinder register. This function does not initiate a seek operation. Set Head Tag Indicates that the head address is stable on Bus lines 4 through 8 and loads it into the head register. This function must be preceded by a reset head function, since the unit internally OR's the new head address with the previous one. Control Tag . . . Indicates that bus data is stable and contains control information. The signals on each of the nine bus lines are defined as follows: Bus Ø (No Function) Bus 1 (Write Gate) Specifies that data on the Write Data line from the unit controller is to be written on the currently selected cylinder of the Disk Drive. Bus 2 (Read) Specifies that the data on the selected cylinder and head be transmitted over the Read Data line to the unit controller. Bus 3 (Seek Start) Provides a pulse which starts a seek operation. The seek operation causes the head carriage mechanism to move from its present address to a new address. This function normally follows a "set cylinder" operation. Bus 4 (Reset Head Register) Register (Head 80 condition). Bus 5 (Erase Gate) Enables the selected Head to Straddle Erase recorded data. To ensure a complete Straddle Erase of the guard bands of a data record, the Erase Gate must remain active for 20 us ± 10% after the Write Gate is inactive. Driv Bus 6 (Select Head) Drive Select the head addressed by the Head Address Register. Drive Bus 7 (Restore) Drive I will generate a "seek complete" signal when done. Bus 8 (Head Advance) Provides a pulse to increment the Head Address Register. In addition, two other signal paths (Sequence Pick In and Controlled Ground) are used to turn the disk unit rotation on and off remotely, and one non-standard signal path (Termination Power) provides +5vDC, 9.9 amps, to a resistive termination block located at the disk unit. There are ten signal paths in the cable reserved for status information from the disk unit to the controller: ### Module Selected Indicates the disk unit is selected and not unsafe. The Module selected signal occurs within 500 nsec. from the leading edge of Module Select. ### Gated Attention Indicates that either a power-on sequence, a seek command, or a restore is completed. This signal is reset by the read gate. # Drive Ready Indicates that a selected seek command has been successfully completed and that the Disk Drive is ready to read or write. #### On-Line Indicates the heads are extended and the Disk Drive is ready to be operated by the control unit. #### Sector A pulse on this line indicates the beginning of a sector. Pulse width is 80 microsec. $\pm 20\%$ . Jitter should be less than 10 microsec. # Index Is set on one and only one sector of a revolution. The pulse width shall be 80 microsec. $\pm 20\%$ . Index is delayed from sector by approximately 120 microsec. ### Drive Unsafe A signal on this line indicates the selected Disk Drive is unsafe. Within the Disk Drive, safety circuits are provided to protect the recorded information. The following conditions inside the Model 215 Disk Drive generate the unsafe signal. - (1) DCUNSAFE Any dc power supply cutput low. - (2) HDUNSAFE A head unsafe condition is: Controller initiates a Select Head but no head becomes selected or more than one head becomes selected or no select head is initiated from the controller but a head becomes selected. - (3) RDY/ . (ERGATE + WRTGATE) Disk Drive not ready for operation but Write or Erase Gates raised by controller. - (4) RDGATE . (ERGATE + WRTGATE) Read gate and write gate or erase gate raised by controller. - (5) IWON/ . IEON Write current off and erase current on for longer than 60 microseconds. - (6) IEON/ . IWON Erase current off and write current on. - (7) ERGATE . IEON/ Erase gate up and erase current off. - (8) IEON . ERGATE/ Erase gate down and erase current on. - (9) WRTGATE . IWON/ Write gate up and write current off. - (10) IWON . WRTGATE/ Write gate down and write current on. - (11) SEEKUNSAFE Drive oscillator low, Heads ext. and not up to speed. SEEKERROR during forward motion of FIRSTSEEK or RESTORE. - (12) AIR FILTER SYSTEM FAULT. # Seek Incomplete Indicates that the Drive has been directed to a non-existent cylinder or has failed to generate Seek Ready within 1 sec. of a "Seek Start." # End of Cylinder Indicates that the head address register in the disk drive has advanced from head address 19 to 20 in response to a Head Advance command. Write Current Sense This signal indicates that normal write current is present. Write current sense is active within 10 microsec. from the leading edge of Write Gate. The "Gated Attention," "End of Cylinder," and "Write Current Sense" signals are not present in the disk status word presented to the MAXC processor because they are irrelevant to MAXC's mode of operation or because they are redundant. In addition, three other signal paths (Sequence Power, Sequence Pick Out, and Heads Extended) are used to sense the rotational status of the disk unit for AC and DC power sequencing purposes. There are two signal paths (to be implemented with coaxial cable) which carry serial data to and from the unit controller. During write operations, negative-going edges on the write data line trigger a complementing flip-flop in the disk unit, whose state is written by the selected read-write head on the disk. Similarly, during a read operation, a flux reversal sensed by the selected read-write head (corresponding to a change in the state of the complementing flip-flop during writing) fires a one-shot the disk unit which sends an 80 nanosecond negative-going pulse onto the read data line. following table summarizes many of the parameters of the Century Data Systems 213/215 disk drive: Maximum Head Positioning Time Maximum Track-to-Track Positioning Time Maximum Rotational Latency Recording Method Recording Surfaces Available per Drive Number or Recording Heads per Drive Type of Head Disk Rotational Speed Number of Cylinders per Disk Pack Track-to-Track Spacing Minimum Recommended Time per Bit Maximum Start Time Maximum Stop Time 55 milliseconds 10 milliseconds 25 milliseconds Double Frequency, bit serial 2Ø $2\emptyset$ ( $\emptyset\emptyset-23$ octal); one per disk surface Straddle Erase 2400 RPM +2% 406 (000-625 octal)0.005 inches nominal 360 nanoseconds 90 seconds to ready 11 seconds In general, the drive bus lines should be stable for at least 200 nanoseconds before activation of any tag lines. Active should remain active for a period of at least nanoseconds, and pulsed tag lines (for all commands except read, should remain active for at most 10 erase) microseconds. Following the de-activation of all tag lines, the lines should remain stable for at least 200 nanoseconds; then all bus drive lines should be de-activated forat least 400 nanoseconds. Pacining comfacts of the post of the Pacining Company A Perwin Conum. Mala de Alle. St. S. Tulina Francisco De Mala Concession Further information on the disk unit is available from the Century Data Systems (Anaheim, California) <u>Interface Specification</u>, <u>Model 215 Disk System</u>, and from the <u>Model 215 Disk Drive Maintenance Manual</u> (which also includes circuit diagrams). # Part II: Programming Considerations Many programming considerations relate to errors, and these are in Table 5. 1. Selecting the unit (= loading KUNIT register) is accomplished automatically by the hardware prior to a disk microinterrupt and no other units can be referenced during the interrupt routine. The function LDYKUNIT is provided especially for disk microprograms. It is planned that the interrupt instruction will include # X-KUNIT, LDYKUNIT; This will select the right bank checksum register and the 16-word scratch memory array peculiar to the unit causing the interrupt. Non-interrupt programs select a disk unit by explicitly loading KUNIT. - 2. One microinstruction must elapse after explicitly selecting KUNIT as a destination or after the start of a disk interrupt routine before doing a KSET or KCSET. - 3. KSET- commands must be separated by more than two microseconds. During the interim the "controller not ready" bit returned by KSTAT will be one. This time delay permits the commands to be presented to the disk according to the unusually slow specifications of CDS's disk units. - 4. To perform a seek it is necessary to load the cylinder register using one KSET-, wait for controller ready, and then start the seek. - 5. The "index sector" indication will remain true (or false) for the entire duration of a sector. - 6. KSET¬ commands with KNEWCOMM must merge a scratch pad register onto the bus because KNEWCOMM is a different name for the READS function. KNEWCOMM should be used on KSET¬ given in the following circumstances: clearing the head register; setting the head register; selecting the head; setting the cylinder register; starting a seek: but <u>not</u> when changing the state of read, write, and erase (because this will glitch the select head line). 7. There is one bit counter per unit. A sector pulse resets the bit counter to $\emptyset$ and generates a sector interrupt request. After that time word interrupts, if enabled, will occur at 49-bit intervals (measured from the sector pulse). This means that skew of the header record is an integral number of word times from the sector pulse. Bit clocking is discussed below. - 8. There is only one <u>bit-clocking</u> mechanism per disk unit. When a unit is not reading, bit timing is defined by the write oscillator. When a unit transitions from not reading to reading, bits are not clocked until the synch pattern is recognized. Thereafter bit timing is controlled by the data recorded on the disk. The first bit clocked is the first data bit. When reading is later stopped, bits will be clocked by the write oscillator again. - 9. The <u>synch pattern</u> is a sequence of eight consecutive one's (4 ones in top 36 bits and 4 ones in the tag bits). The controller must read at least 20 microsec of all-zeroes preamble prior to the synch pattern to ensure proper correction for the worst case differences in frequency and phase between the write oscillator and the read data. The first data word should immediately follow the synch pattern. - 18. Reading should be done only over valid preamble and data. If a read is started over an erased area or other wrong-frequency pattern, then the phase-locked loop may be so badly confused that it cannot converge to the correct frequency. If a bad spot occurs during a read, several bit times elapse before the locking circuit loses synch. There are actually two phase-locked loops: one for coarse locking, the other for fine locking. The coarse locking loop is on when the unit is not reading. As soon as a read is started, the fine-locking loop is turned on. The fine-locking loop may not converge if the frequency error is too great, and this is the reason why reading should be started only over valid preamble. - 11. To start a read or write at the current arm position, it is necessary to go through the following painful sequence of disk commands: - Clear the head register. - the Ballit Wait for "controller not ready" to be 0. (Approx. 2 clearusec). - $c_{ullet}$ Set the head register to the desired value. - D. ... Wait for controller ready (Approx. 2 usec). - E. Select the head. - F. Wait 3 usec before writing (and erasing) at the selected head. 10 usec may elapse after head selection before reliable read data appears. - G. 5 usec of garbage may be written before valid data is written. The implications of B, D, and F are that it is impractical to do A, C, E and start reading or writing without timing separation between them, and since the timing requirements on interrupt routines are so stringent, it will probably be necessary to begin operations at a sector as follows: - A. During sector interrupt, clear the head register. Maybe the 2 usec wait can be overlapped so that the head register can be set during the sector interrupt routine also. - B. If necessary, wait during the first word interrupt. Then select the head. - C. Skip the second word interrupt. - D. Start writing or reading no sooner than the third word interrupt. - 12. Write gate and erase gate should be turned on in the same microinstruction and not in the same KSET¬ that turns read gate off (or "unit unsafe" occurs). - 13. Every record written on the disk should be followed by at least nine bits of valid data so that a word interrupt will be triggered for the final word of the record. - 14. An erase turn-off "blast" may endanger data 20 usec behind the write head. None of our contacts at CDS are convincing. The purpose of erase is to marrow the data so that adjacent tracks are noise protected by an erased guard band. To insure this erase should be kept on for 20 usec after write is turned off. Erase may not be continued for longer than 60 usec or the hardware generates an "unsafe" error. Head select should remain stable for at least 1 usec after erase is turned off. - 15. Disk word interrupts may be dismissed by either KREADDATA or KWRITEDATA, regardless of whether reading, writing, or nothing is being done on the unit itself. - 16. When a write is started, there are two hardware buffer words of interest. One of these is presented for writing onto the disk, the other for access by KWRITEDATA. Since the first word of preamble written should be all zeroes, both buffer words should be zeroed during the two word interrupt routines prior to MICROPROCESSOR / Lampson, et al. Xerox Palo Alto Research Center MAXC 8.1 / Page 53 March 2, 1972 the one which turns on the write gate. • • • . • •