# MODEL 450 USER'S MANUAL 166-017-001 REVISION E MAY 2, 1985 COPYRIGHT© 1985 XYLOGICS, INC. | | | PAGE | |---------|-----------------------------------------|--------| | SECTION | N 1: SPECIFICATIONS | 1 | | 1.0 | GENERAL | 1 | | 1.1 | USING THIS MANUAL | 1 | | | 1.1.1 Abbreviations | 1 | | 1.2 | DESIGN RELIABILITY | 2 | | 1.3 | PHYSICAL | 2 | | 1.4 | ENVIRONMENTAL | 2 | | 1.5 | ELECTRICAL | 2 | | 1.6 | SYSTEM RELATED SPECIFICATIONS | 2 | | 1.7 | DISK DRIVE RELATED SPECIFICATIONS | 4 | | 1.8 | PROGRAMMABLE FEATURES | 4 | | | 1.8.1 450 Internal Registers | 5<br>5 | | SECTION | N 2: PROGRAMMING REFERENCE | 6 | | 2.0 | GENERAL | 6 | | 2.1 | PROGRAMMING TECHNIQUES | 6 | | 2.2 | MULTIBUS ADDRESS RELOCATION | 6 | | | 2.2.1 20-Bit Address Relocation | 7<br>8 | | | Figure 2-1. Multibus Address Relocation | 7 | | 2.3 | 450 I/O REGISTERS | В | | | 2.3.1 450 I/O Register Addressing | 9 | | | Table 2-1. 450 Input/Output Registers | 8 | | | | PAGE | |-----|-----------------------------------------------------------|-------| | 2.4 | IOPB DESCRIPTION | 13 | | | 2.4.1 Command Byte (IOPB Byte 0) | 14 | | | 2.4.2 Interrupt Mode/Function Modification (IOPB Byte 1). | .15 | | | 2.4.3 Status Byte 1 (IOPB Byte 2) | . 1 / | | | 2.4.4 Status Byte 2 (IOPB Byte 3) | . 17 | | | 2 A 5 Throttle (TOPR Rute 4) | . 22 | | | 2.4.6 Drive Type, Unit Select (IOPB Byte 5) | . 23 | | | 2 / 7 Hoad Rute (IODR Rute 6) | 4 | | | 2.4.8 Sector Byte (IOPB Byte 7) | . 24 | | | 2.4.9 Cylinder Address (IOPB Bytes & and 9) | 4 | | | 2.4.10 Sector Count (IOPB Bytes A and B) | . 25 | | | 2.4.11 Data Address (IOPB Bytes C and D) | . 25 | | | 2.4.12 Data Relocation Pointer (IOPB Bytes E and F) | . 26 | | | 2.4.13 Head Offset/Embedded Servo Drive (IOPB Byte 10) | . 26 | | | 2.4.14 Subfunction Code (IOPB Byte 11) | . 26 | | | 2.4.15 Next IOPB Address (IOPB Bytes 12 and 13) | . 26 | | | 2.4.16 ECC Pattern Word (IOPB Bytes 14 and 15) | . 26 | | | 2.4.17 ECC Address Word (IOPB Bytes 16 and 17) | . 27 | | | | | | | Figure 2-2. 450 IOPB Format | .13 | | | Table 2-3. Summary of Completion Codes | .18 | | | Table 2-4. 450 Interleave Factor | . 22 | | | Table 2-5. 450 Throttle Setting | .23 | | | | | | 2.5 | COMMANDS | .28 | | | 2.5.1 NOP Command (Command Code 0) | .28 | | | 2.5.2 Write Command (Command Code 1) | .29 | | | 2.5.3 Read Command (Command Code 2) | .32 | | | 2.5.4 Write Track Headers (Command Code 3) | .36 | | | 2.5.5 Read Track Headers (Command Code 4) | | | | 2.5.6 Seek Command (Command Code 5) | .42 | | | 2.5.7 Drive Clear (Command Code 6) | .43 | | | 2.5.8 Write Format (Command Code 7) | . 44 | | | 2.5.9 Read Header, Data, and ECC (Command Code 8) | .47 | | | 2.5.10 Read Drive Status (Command Code 9) | .50 | | | 2.5.11 Write Header, Data, and ECC (Command Code A) | .53 | | | 2.5.12 Set Drive Size (Command Code B) | .57 | | | 2.5.13 Self Test (Command Code C) | .60 | | | 2.5.14 DMA Test (Command Code D) | .61 | | | 2.5.15 Maintenance Buffer Load (Command Code E) | .62 | | | 2.5.16 Maintenance Buffer Dump (Command Code F) | .63 | | | 2.5.17 Read Defect Map (Command Code 8, Subfunction 1) | .64 | | | · · · · · · · · · · · · · · · · · · · | | | | Table 2-7. Header, Data, and ECC Bytes | .49 | | | Table 2-8. Default Parameters | .59 | | | | | # XYLOGICS 450 Disk Controller User's Manual | | | · | PAGE | |-----------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------| | 2.6 | PROGRA | MMING THE 450 | .67 | | | 2.6.1<br>2.6.2<br>2.6.3<br>2.6.4<br>2.6.5<br>2.6.6 | IOPB Processing With No Command-Chaining IOPB Processing With Command-Chaining Enabled Error Recovery Formatting Slip a Sector Using Drive Types Dual Port Drive Operation | .67<br>.69<br>.72<br>.74 | | 2.7 | PERFOR | MANCE CONSIDERATIONS | .80 | | | 2.7.1<br>2.7.2<br>2.7.3<br>2.7.4<br>2.7.5 | Throttle Considerations Word or Byte Mode Transfers on Address Boundaries Interleaving Chaining Operations | .81<br>.81 | | 2.8 | MEDIA 1 | FORMAT | .82 | | | 2.8.1<br>2.8.2<br>2.8.3 | 440-Compatible Format | .82 | | GE GET ON | Figure<br>Figure<br>Figure | 2-4. 450-Standard Format | .84<br>.85 | | | | STALLING AND TESTING THE 900-450-9xx SERIES 450 | | | 3.0 | | | | | 3.1 | | ING AND INSPECTION | | | | 3.1.1<br>3.1.2<br>3.1.3 | Inspect Shipping Carton | 86 | | 3.2 | CONFIG | JRING THE 450 | .86 | | | 3.2.1<br>3.2.2<br>3.2.3<br>3.2.4<br>3.2.5<br>3.2.6<br>3.2.7<br>3.2.8<br>3.2.9 | Base Address Selection. 20/24-Bit Address Relocation. 24-Bit Address Jumpers. Interrupt Request Levels. Disable Bus Priority Out. Power-fail Protection. Remote Activity Indicator. Factory Use Only. Firmware and Sector Size. | .89<br>.89<br>.90<br>.90 | | | | PAGE | |-----|--------------------------------------|------------| | | Figure 3-1. 450 Component Location | .88<br>.90 | | | Table 3-1. Base Address Selection | .90<br>.92 | | 3.3 | PREPARING THE COMPUTER SYSTEM | .93 | | | 3.3.1 Card Cage Slot | .93 | | | Figure 3-5. Serial DMA Priority | | | 3.4 | DISK DRIVE PREPARATION | .96 | | | 3.4.1 Drive Unit Select | .96 | | | Table 3-5. Maximum Sectors Per Track | .97 | | 3.5 | INSTALL AND CABLE THE 450 | .98 | | | 3.5.1 Install the 450 | 98<br>98 | | 3.6 | INITIAL TESTS | 99 | | | 3.6.1 Power-up and Self Test | 99 | | 3.7 | DIAGNOSTICS | 99 | | 3.8 | CABLING MULTIPLE DRIVES | 99 | | | 3.8.1 Terminator | 100 | | | Figure 3-7. Cabling Multiple Drives | 100 | # XYLOGICS 450 Disk Controller User's Manual | | <u>P</u> | AGE | |--------|-----------------------------------------------------|----------------------------------------------------------| | SECTIO | ON 4: INSTALLING THE 902-450-9xx SERIES 4501 | .01 | | 4.0 | GENERAL1 | .01 | | 4.1 | UNPACKING AND INSPECTION1 | | | 4.2 | CONFIGURING THE 4501 | 01 | | | 4.2.1 Base Address Selection | 03<br>04<br>04<br>05<br>05<br>05<br>06<br>06<br>07<br>08 | | | Figure 4-4. Jumper Block JK | 04<br>05<br>05<br>06<br>07 | | | Table 4-1. Base Address Selection | 04<br>07<br>07 | | 4.3 | DISK DRIVE PREPARATION | 09 | | | 4.3.1 Sector Switch Setting For Fujitsu Eagle | 09 | | | Table 4-7. Sector Switch Setting for Fujitsu Eagle1 | 09 | | SECTIO | N 5: MAINTENANCE AIDS | 10 | | 5.0 | GENERAL1 | 10 | | 5.1 | MULTIBUS INTERFACE SIGNALS | 10 | | 5.2 | STORAGE MODULE DRIVE INTERFACE | 12 | #### SECTION 1: SPECIFICATIONS #### 1.0 GENERAL The Xylogics Model 450 Disk Controller interfaces up to four SMD interface disk drives to IEEE P796 Multibus systems. The 450 implements data transfers via Direct Memory Access (DMA), allowing maximum throughput; it implements system control via Input/Output Parameter Blocks (IOPBs) and byte Input/Output (I/O) Registers. The 450 circuitry includes two sequencers, and a microprocessor for control. #### 1.1 USING THIS MANUAL This manual provides two System Software Reference Cards for fast reference of the IOPB structure and codes (See insert). Sections 2.1 and 2.6 give a good overview of the 450's programming procedures. Section 2.3 describes the 450's registers; Section 2.4 describes the IOPB; and Section 2.5 describes the 450's commands. Section 3 details how to install and test the 900-450-9xx series 450 controller; Section 4 details how to install the 902-450-9xx series 450; and Section 5 details certain 450 maintenance aids. #### 1.1.1 Abbreviations This manual uses the following mnemonics: | CDC | Control Data Corporation | |------|--------------------------------------------------------| | CMD | Cartridge Module Drive | | CPU | Central Processing Unit and/or Computer | | CSR | Control and Status Register | | DMA | Direct Memory Access | | ECC | Error Correction Code | | ESD | Embedded Servo Drive | | FIFO | First In / First Out Buffer | | H | Notation For Numerical Values Expressed In Hexadecimal | | (H) | A High Level Active Signal | | IOPB | Input / Output Parameter Block | | I/O | Input / Output | | KB | Kilobyte | | KBS | Kilobytes Per Second | | (L) | A Low Level Active Signal | | LED | Light Emitting Diode | | LMD | Lark Module Drive | | MB | Megabyte | | MBS | Megabytes Per Second | | PCB | Printed Circuit Board | | RAM | Random Access Memory | | ROM | Read Only Memory | | SMD | Storage Module Drive | | | | #### 1.2 DESIGN RELIABILITY Xylogics implements the following features to minimize the likelihood (and expense) of product failure: - o Low parts count, through microprogramming. - o Low-power Schottky integrated circuits. - o Low-stress design on all components. - o All components burned-in. - o One card; resides in backplane or expansion chassis. - o Controller is power-cycled under thermal stress during test. #### 1.3 PHYSICAL Packaging — The 450 completely resides on one printed circuit board (PCB). It plugs into any 16, 20 or 24-bit Intel Multibus or IEEE P796 card cage. Dimensions — 12-inch length x 6.75-inch height (30.48 cm X 17.15 cm); the 450 is identical in form-factor to the standard Intel Multibus, and IEEE P796 printed circuit board (PCB). Shipping Weight - 3 pounds (1.4 kg). #### 1.4 ENVIRONMENTAL The Model 450 Disk Controller environmental requirements are similar to the Intel 86/12 SBC or equivalent Multibus processors (typically 0-55°C; up to 90% relative humidity without condensation). The 450 requires sufficient air circulation for cooling. #### 1.5 ELECTRICAL Power — The 450 requires 6.2 Amperes at +5 Volts DC and 1.0 Ampere at -5 Volts DC. Optional on-board -5 VDC regulator requires 1.0 Amperes at -12 VDC. Tolerance — Voltages $\underline{\text{must}}$ be within plus or minus five percent (4.75 to 5.25; -11.4 to -12.6 if the -5 VDC regulator option is installed). Grounding — Common earth ground must be established between the disk drives and the CPU chassis, backplane, and expansion cabinets. #### 1.6 SYSTEM RELATED SPECIFICATIONS Transfer Control — Direct Memory Access (DMA). DMA Throttle Control — Programmable throttle value supports any Multibus throughput speed. Interrupt Priority -- INT5/ standard; others jumper selectable. #### 1.6 SYSTEM RELATED SPECIFICATIONS (continued) Interrupts -- Non-bus vectored. Control Technique -- Channel Driven Control -- Programmable microprocessor. Addressing Capability -- 16, 20 and 24-bit. Controller I/O Parameter Block (IOPB) Length — 24-bytes. Controller Registers - Six 8-bit I/O Registers; byte addressable only. I/O Addressing Capability -- The 450 decodes byte addresses for its on-board registers. It responds to 8 or 16-bit I/O addresses. Data Transfer Modes — The 450 transfers data in bytes or words. Data Buffering — On-board FIFO memory accommodates 2K-bytes in Word mode and 1K-bytes in Byte mode. Optional buffer accommodates 8K-bytes. Data Transfer Limit — Data transfer length, from 1 to 65,535 sectors. Software Support — Standard software drivers supplied for use in UNIX1 or RMX-862 based systems (source included). Diagnostic Support — Comprehensive set of stand-alone diagnostics written in 'C' are available. Test Station — The XYCAT Customer Acceptance Tester supports the 450 with stand-alone diagnostics for incoming inspection and field testing of the controller. This is a single Multibus 68000-based board with CPU, RAM and ROM-based diagnostics. Error Detection and Correction — The 450 uses a 32-bit ECC word. Software controls automatic detection and correction. Status LEDs — The 450 implements two status LEDs. Ll indicates successful completion of on-board diagnostics; L2 indicates the controller is active. DMA Data Transfer Rate — The 450 adds less than 500 nanoseconds (ns) overhead on each word it transfers. Assuming 500 ns memory, the total transfer time is approximately 1000 ns for a DMA rate of approximately 2.0 MBS. With 300 ns memory, the 450 DMAs at approximately 2.5 MBS. Overlap Seek Capability -- When chained IOPBs request more than one drive, the controller may initiate implicit overlap seeking. Bit Cell Time — 62 ns, minimum. <sup>1.</sup> UNIX is a trademark of Western Electric. RMX-86 is a trademark of Intel Corporation. #### 1.6 SYSTEM RELATED SPECIFICATIONS (continued) Disk Data Transfer Rate — Continuous transfers at disk speeds of up to 2.0 MBS. Cabling - Standard SMD flat cabling. Dual Port — The 450 supports dual port drives. Defective Sectors — System software may slip defective sectors to spare sectors on each track. Read Defect Map Feature — The 902-450-9xx series 450 controller can read the manufacturer's defect information directly from the disk. #### 1.7 DISK DRIVE RELATED SPECIFICATIONS Disk Interface — Storage Module Drive (SMD) and SMD+ (up to 2.0 MBS). Maximum Disk Capacity — More than 2.4 Gigabytes of on-line storage (drive limitation). Number of Disk Drives — The 450 supports up to four disk drives, including any mix of capacities or speeds. Disk Sector Format — The 450 sector format includes a header field separated from a data field by a splice area. Header Format — Header contains sector, Head, cylinder address, Drive Type and header ECC. The 450 only writes headers once during formatting. Data Verification — Built-in 32-bit ECC word exists on the header and data portions of the sector. The ECC word detects and corrects error bursts up to 11-bits long, assuring data integrity. Implied Seek Capability -- Data transfer instructions contain an Implied Seek command. Data transfers cross sector, head, and cylinder boundaries as required (spiral read/write). #### 1.8 PROGRAMMABLE FEATURES - o Software Controlled 16 or 20/24-bit Address Bus Support. - o Jumper Selectable 20 or 24-bit Extended Address Bus Support. - o Software Controlled 8 or 16-bit Data Transfers. - o Software Controlled Interrupt or Software Polled Operation. - o Software Programmable DMA Throttle. - o Software Programmable Drive Size Parameters. - o Sector Interleaving Standard 1:1; Software Programmable. #### 1.8.1 450 Internal Registers Section 2.3 describes the use of specific bits within the 450 I/O Registers. The software driver establishes commands by loading and reading the 450's internal registers (See Table 2-1). #### 1.8.2 I/O Parameter Block Section 2.4 describes the use of specific bits within the IOPB. Table 2-2 lists the IOPB formats. #### 1.8.3 Command Technique The 450 command technique allows command—chaining and concurrent host and disk controller operations. Channel control allows a software driver to establish a disk command and parameters in an I/O Parameter Block (IOPB) in system memory. The software driver initiates commands or command chains by loading the memory address of the first IOPB in the chain into the 450 Relocation and Address Registers. It then sets bit 7 (GBSY) in the Control and Status Register (CSR), which remains set until the 450 completes the command chain or an error occurs. The 450 reads the command IOPB from system memory by Direct Memory Access (DMA) and performs the required function. When the 450 completes an IOPB, or detects an error, it writes the status and a Completion Code into Bytes 2 and 3 of the related IOPB. At any time, system software may reset the 450 by reading the Controller Reset/Update Register. #### 1.8.4 Chained Commands The 450 provides inherent command-chaining capability for complex operations. The software driver sets up a string of commands (e.g., disk-to-disk copy) which execute a series of disk operations without operating system intervention. At any time, system software can use the Attention protocol to add new IOPBs and/or remove completed IOPBs from the chain. Overlap Seek operations may be implemented in multidrive systems by setting the CHEN and Extended Function bits. #### SECTION 2: PROGRAMMING REFERENCE #### 2.0 GENERAL This section describes programming procedures for the Xylogics Model 450 Disk Controller. The 450 easily interfaces many different processors with a wide variety of disk drives. #### 2.1 PROGRAMMING TECHNIQUES Set up the 450 commands by preparing an I/O Parameter Block (IOPB) in system memory. Initiate a command by loading the IOPB address into the 450's registers and setting the Go/Busy (GBSY) bit in the CSR. GBSY remains set until the controller completes all the commands in the IOPB chain, or a hard error occurs. When the 450 completes a command, it writes the corresponding status and Completion Codes into Bytes 2 and 3 of the completed IOPB in system memory. Table 2-2 lists the bytes in an IOPB. The IOPB, located in system memory, passes command level information between the 450 and the CPU. The CPU writes and reads the IOPB with normal byte or word instructions. The 450 reads and writes the IOPB in Byte mode. System software builds an IOPB in system memory with the appropriate information and then passes the IOPB address by loading the first four I/O Registers. The software driver then sets the GBSY bit in the CSR. The 450 transfers the IOPB from memory to its RAM at the start of a command. It then processes the command and resets GBSY on completion. While processing the command, the 450 may access the IOPB again and it may also DMA data to or from memory. Software may chain IOPBs together. Command-chaining allows the 450 to initiate Overlap Seek operations on multiple drives, and execute data transfers without operating system intervention. Each byte in the IOPB has an address relative to the Command byte. Reserve all 24 bytes of allowable IOPB space to maintain IOPB integrity. #### 2.2 MULTIBUS ADDRESS RELOCATION The 450 uses a technique called Address Relocation to access Multibus memory. Address Relocation is the addition of two addresses to form a larger physical address. The 450 supports two types of Address Relocation: 20-bit relocation and 24-bit relocation. Use either type of relocation when specifying 16-bits of memory address. Load the Relocation Register with zero for 16-bit memory addressing. A jumper on the 450 board selects either 20 or 24-bit relocation. Bit 3 (ADMD) in the CSR indicates the Addressing mode (if set, the board is jumpered for 24-bit relocation). #### NOTE This manual refers to both IOPB relocation and data relocation. Do not confuse them. IOPB relocation refers to the address at which the IOPB resides in memory. Data relocation refers to the address at which the data buffer exists. Data relocation may be affected by bit 6 (RELO) of Command Byte 0, but IOPB relocation is not. The jumper for 20/24-bit address selection affects Address Relocation for both data and IOPBs. #### 2.2.1 20-Bit Address Relocation The 450 forms a 20-bit physical address by adding a 16-bit Address word to a shifted 16-bit Relocation word. The Relocation word shifts by four bits (See Figure 2-1A). #### 2.2.2 <u>24-Bit Address Relocation</u> The 450 calculates a 32-bit physical address for 24-bit Address Relocation. The Address word comprises the least significant 16 bits, and the Relocation word comprises the most significant 16 bits. When addressing memory, the 450 only uses the lower 24 bits of the physical address (See Figure 2-1B). Figure 2-1A. 20-Bit Multibus Address Relocation Figure 2-1B. 24-Bit Multibus Address Relocation FIGURE 2-1. MULTIBUS ADDRESS RELOCATION #### 2.2.3 IOPB Address Relocation IOPB relocation occurs whenever a non-zero value is loaded into the IOPB Relocation Registers. The IOPB Address Registers and IOPB Relocation Registers combine to form a 20-bit or 24-bit physical memory address (See Figure 2-1). When chaining IOPBs, the 450 uses the IOPB Relocation Registers along with the Next IOPB Address bytes to form a new 20-bit or 24-bit physical Multibus address. This address points to the next IOPB in the chain. All IOPBs in a chain must reside in the same 64K-byte segment whose base address is in the Relocation Registers. The 450 computes the base address by shifting the Relocation Registers 4 or 16 bits to the left, depending on the Relocation mode (See Figure 2-1). #### 2.2.4 <u>Data Transfer Address Relocation</u> IOPB Bytes C, D, E and F specify the starting memory address for a data transfer operation. If RELO is clear, the Data Address bytes (IOPB Bytes C and D) specify the physical Multibus address for the transfer. If RELO is set, the 450 uses Bytes E and F as the Data Relocation bytes, and Bytes C and D as the Data Address bytes. Data relocation occurs in the same manner as IOPB relocation (Figure 2-1 illustrates how the 450 determines data relocation addresses). #### 2.3 450 I/O REGISTERS #### STANDARD I/O ADDRESSES (HEX) | USE | <u>8-Bit</u> | <u>16-Bit</u> | |------------------------------------|--------------|---------------| | IOPB Relocation Register Low Byte | 40 | EE40 | | IOPB Relocation Register High Byte | 41 | EE41 | | IOPB Address Register Low Byte | 42 | EE42 | | IOPB Address Register High Byte | 43 | EE43 | | Control and Status Register (CSR) | 44 | EE44 | | Controller Reset/Update Register | 45 | EE45 | TABLE 2-1. 450 INPUT/OUTPUT REGISTERS #### 2.3.1 450 I/O Register Addressing The 450 Input/Output Registers are addressed as input-output byte ports on the Multibus. The I/O Registers use a standard base address of 40H or EE40H. Table 2-1 summarizes the 450 I/O Registers (See Section 3.2.1 for alternate base addresses). #### 2.3.2 450 I/O Register Definitions #### 2.3.2.1 Relocation Registers There are two Relocation Registers: one contains the low byte of the relocation address, the other contains the high byte. The two Relocation Registers are the most significant portion of the IOPB memory address. The 450 clears these registers on power-up. Set them to zero when using 16-bit addresses (writing anything but zero to these registers causes IOPB relocation). Figure 2-1 illustrates how the 450 determines 20 and 24-bit addresses. #### 2.3.2.2 Address Registers There are two Address Registers: one contains the low byte of the IOPB address, the other contains the high byte. These registers are the least significant portion of the IOPB memory address. The 450 clears these registers on power-up. #### 2.3.2.3 Control and Status Register ACCECC Control and Status Register — (I/O Address 44 or EE44) MUSELLAND | | . 1 | 7 | i | 6 | i | 5 | I | 4 | i | 3 | İ | 2 | I | 1 | Į. | 0 | 1 | |---------------------------|-----|---|---|----|---|-----|---|---|---|---|---|---|---|------|----|-----|---| | GO/BUSY | | | | | | | | | | 1 | | 1 | | <br> | | | | | GENERAL ERROR | | | | _1 | | - 1 | | ı | | İ | | ı | | ı | | ĺ | | | DOUBLE ERROR | | | | | | I | | ı | | ĺ | | Ì | | À | | Ì | | | INTERRUPT PENDING | | | | | | | | Ì | | Ì | | ĺ | | İ | | Ì | | | ADDRESSING MODE | | | | | | | | | | i | | i | | i | | i | | | ATTENTION REQUEST | | | | | | | | | | | | i | | i | | i | | | ATTENTION ACKNOWLEDGE | | | | | | | | | | | | | | İ | | Ì | | | DRIVE 0, 1, 2, OR 3 READY | | | | | | | | | | | | | | | | _ İ | | | BIT | MNEMONIC | ACCESS | <u>MEANING</u> | |-----|----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | GBSY | R/W | GO/BUSY - Set it to start a transfer. When set, it indicates the 450 is busy executing a command. GBSY remains set until the 450 completes the current IOPB command or command chain. The 450 then clears GBSY to show readiness for another IOPB operation. Only GBSY, IPND and AACK are valid while the 450 is busy. When clear, the controller is ready to perform another function. | | 6 | ERR | R/W | GENERAL ERROR - Sets when the 450 encounters a hard error and terminates the command execution. Clear this bit before executing another command (write a "1" to ERR [Error Reset] or execute a Controller Reset). ERR only sets on fatal errors. ERR is only valid if GBSY is clear. When clear, the last IOPB did not end in a hard error. | DTM MATERIAN #### 2.3.2.3 Control and Status Register (continued) | BIT | MNEMONIC | ACCESS | MEANING | |-----|----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | DERR | R | DOUBLE ERROR - When set, indicates an error occurred and a previous error condition has not been cleared. This usually means the 450 cannot properly DMA the Status bytes to memory as a result of an error. Executing an Error Reset or a Controller Reset clears a single or double error. DERR is only valid if GBSY is clear. If DERR is clear but ERR is set, a single error occurred (STAT2 contains the appropriate Completion Code). | #### NOTE It is more efficient to clear an error on the 450 by executing an Error Reset (writing a "l" to the ERR bit) than by executing a Controller Reset. Clearing an error by executing a Controller Reset is supported for 440-compatibility (a Controller Reset requires up to 90 microseconds to complete; an Error Reset completes in 30 microseconds). # 4 IPND R/W INTERRUPT PENDING - Sets when an IOPB is complete, the 450 has interrupted, and the interrupt has not been serviced. Clear this condition before executing another command (except IOPB update) by executing an Interrupt Reset (write a "l" to the IPND bit) or by executing a Controller Reset. System software may only write IPND and AREQ in the CSR while the 450 is busy. IPND is always valid. #### NOTE It is more efficient to acknowledge an interrupt by executing an Interrupt Reset than by executing a Controller Reset. Acknowledging an interrupt with a Controller Reset is supported for 440-compatibility (a Controller Reset requires approximately 80 microseconds to complete; an Interrupt Reset completes in approximately 30 microseconds). ADDRESSING MODE - Sets when the 450 is in 24-bit Addressing mode. Clear indicates the 450 is in 20-bit Addressing mode. A hardware jumper on the 450 board selects the Addressing mode; it is not software selectable (See Section 3.2.2). # 2.3.2.3 Control and Status Register (continued) | BIT | MNEMONIC | <u>ACCESS</u> | <u>MEANING</u> | |-----|----------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | AREQ | R/W | ATTENTION REQUEST - System software sets AREQ (to gain the attention of the 450 when it is busy processing commands) and waits until the 450 acknowledges the request with AACK. After the 450 sets AACK, system software may remove completed IOPBs and/or add new IOPBs. When System software completes work on the IOPB chain, it clears AREQ, and the 450 clears AACK and resumes operation. | | 1 | AACK | R | ATTENTION ACKNOWLEDGE - The 450 sets AACK to acknowledge an AREQ by system software. The 450 may complete the current IOPB in process before it sets AACK. The 450 clears AACK after system software clears AREQ. If IEI and IEN are set, the 450 generates an interrupt after it sets AACK. | | 0 | DRDY | R | DRIVE READY - The 450 sets DRDY when the last drive selected is Ready/On-cylinder. The 450 updates this status after a Controller Reset. When clear, the drive is either not ready or not on-cylinder. | #### NOTE While the controller is busy, only bits 2 and 4 of the CSR have write access to the 450's registers. Any other access attempts result in a Busy Conflict error. # 2.3.2.4 Controller Reset/Update Register (I/O Address 45 or EE45) This special register performs the following functions: 1. The 450 executes a Controller Reset when it reads the Controller Reset/Update Register (i.e., the 450 clears the registers along with IPND, ERR and DERR; reselects the last selected drive (if none, Drive 0), latches the Ready status, and releases the drive). A Controller Reset does not release all previously reserved dual port drives. GBSY remains set during a Controller Reset operation. #### 2.3.2.4 Controller Reset/Update Register (continued) When the 450 writes the Controller Reset/Update IOPB Register (actual data written is insignificant), it updates the IOPB whose address is currently stored in the Address and Relocation Registers. The Update IOPB command writes the information contained in the 450's internal registers to the current IOPB. Writing this register causes GBSY to set until the update is complete. After the 450 completes an IOPB, the Update function updates the IOPB to reflect the final disk and data address. The updated IOPB also reflects the final sector count, and any ECC error. The sector count and the Completion Code are zero if the 450 successfully completes an IOPB. #### 2.3.3 Register Response The time required to read or write registers is approximately 400 ns. After any write to a register, the on-board microprocessor updates the information in its own RAM. A read or write to a 450 register immediately following a write to any register, or a read from the Reset/Update Register, causes the 450 to delay its response to the second transfer. This delay, required by the microprocessor, is less than 20 microseconds for an Address Register write. Writing the CSR and reading or writing the Reset/Update Register requires up to 100 microseconds. The delay starts after a write to any register or a read from the Reset/Update Register, and does not use any bus time unless another register is accessed before the delay ends. #### 2.4 IOPB DESCRIPTION | Bit Number | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-------------|-------------------------------------------------|---------|---------|----------------------|---------|-------------|----------|--------|--|--|--| | 0 - COMM | AUD | RELO | CHEN | IEN | | | | | | | | | 1 - IMODE | 0 | IEI | IERR | HDP ASR EEF ECC Mode | | | | | | | | | 2 - STAT1 | ERRS | C | ) | Contr | oller : | Гуре | 0 | DONE | | | | | 3 - STAT2 | E | rror or | Comple | tion Co | de | | | | | | | | 4 - THROT | B/W | Inter | leave F | actor | | 7 | Chrottle | 2 | | | | | 5 - DRIVE | Drive | Type | AFE | | 0 | | Unit S | Select | | | | | 6 - HEAD | Н | ead Add | ress | | | | | | | | | | 7 - SECT | S | ector A | ddress | | | | | | | | | | 8 - CATT | C | ylinder | Addres | s Low B | yte | | | | | | | | 9 - CYLH | | | 0 | | | Cyl. A | Addr. Hi | gh | | | | | A - SCNTL | S | ector C | ount Lo | w Byte | | <del></del> | | · | | | | | B - SCNTH | s | ector C | ount Hi | gh Byte | | | | | | | | | C - DATAL | D | ata Tra | nsfer A | ddress | Low Byt | .e | | | | | | | D - DATAH | D | ata Tra | nsfer A | ddress | High By | te | ** | | | | | | E - DATARL | D | ata Tra | nsfer R | elocati | on Addr | ess Low | Byte | | | | | | F - DATARH | | | | elocati | | | | | | | | | 10 - HDOFST | ESD | EHDT | | | ead Off | | | | | | | | 11 - SUBFUN | S | ubfunct | ion Cod | e | | | | | | | | | 12 - NIOPL | Next IOPB Address Low Byte | | | | | | | | | | | | 13 - NIOPH | | | | | | | | | | | | | 14 - ECCMH | Next IOPB Address High Byte ECC Pattern High 0 | | | | | | | | | | | | 15 - ECCML | ECC Pa | ttern L | ow | | | | | | | | | | 16 - ECCAL | E | CC Offs | et Byte | Low | | <del></del> | | | | | | | 17 - ECCAH | | | et Byte | | | | | | | | | | • | <del>'</del> | | | | | | | | | | | FIGURE 2-2. 450 IOPB FORMAT #### 2.4.1 Command Byte (IOPB Byte 0) #### Command Byte -- (COMM) | | 1 | 7 | 1 | 6 | l | 5 | ١ | 4 | l | 3 | l | 2 | l | 1 | 1 | 0 | 1 | |------------------|---|---|---|---|---|---|---|---|---|-----|---|------|---|----|---|---|---| | AUTO-UPDATE | | I | | | | | | 1 | | 1 | | | | | | ļ | | | DATA RELOCATION | | | | | | | | | | | | - | | l | | | | | CHAINING ENABLE | | | | | | 1 | | - | | | | | | 1 | | 1 | | | INTERRUPT ENABLE | | | | | | | | 1 | | | | - 1. | | 1 | | 1 | | | COMMAND BITS 3-0 | | | | | - | | | | | _ _ | | l_ | | l_ | | _ | | #### BIT MNEMONIC #### MEANING - AUTO-UPDATE When set, the 450 updates the current IOPB upon its completion. The Sector, Head, Cylinder, Sector Count and Data Address bytes reflect the result of IOPB execution. When clear, the 450 only updates Status Bytes 1 and 2. Typically, AUD is set. - RELOCATION If clear, the 450 generates Multibus data addresses as 16-bit values, sets bits 16 through 23 to zero, and ignores the Data Relocation Address bytes. If set, software forms 20 or 24-bit physical Multibus addresses (See Figure 2-1). #### NOTE RELO only controls data relocation. IOPB relocation occurs whenever the IOPB Relocation Registers are non-zero. - CHEN CHAINING ENABLE If clear, the 450 executes the current IOPB and clears GBSY upon completion. If set, the 450 starts processing the next IOPB. The Next IOPB Address bytes and the Relocation Registers specify the new IOPB address. If the Extended Function bit is set, the 450 optimizes transfers by examining all chained IOPBs and performing any possible Overlap Seek operations. - INTERRUPT ENABLE If clear, the 450 does not generate interrupts. If set, the 450 generates a hardware interrupt, and sets IPND in the CSR, after completing a single IOPB in Non-chain mode, or after completing a chain of IOPBs in Chain mode. If IEI and IEN are set, the 450 interrupts after it completes each IOPB, or when it sets AACK during an Attention protocol. # 2.4.1 Command Byte (continued) | BIT | MNEMONIC | <u>MEANING</u> | |-----|----------|----------------| |-----|----------|----------------| 3-0 COMMAND - Interpret as follows (See Section 2.5): | <u>Hex Valu</u> e | Command | |-------------------|-----------------------------| | 0 | No Operation (NOP) | | 1 | Write | | 2 | Read | | 2<br>3 | Write Track Headers | | 4 | Read Track Headers | | 5 | Seek | | 6 | Drive Reset | | 7 | Write Format | | 8 | Read Header, Data, and ECC | | 9 | Read Drive Status | | A | Write Header, Data, and ECC | | В | Set Drive Size | | С | Self Test | | D | DMA Test | | E | Maintenance Buffer Load | | F | Maintenance Buffer Dump | # 2.4.2 <u>Interrupt Mode / Function Modification</u> (IOPB Byte 1) Interrupt Mode / Function Modification — (IMODE) | | <del>-</del> 1 | 7 | <br> | 6 | ! | 5 | <br>4 | - <u>-</u> - | 3 | ı | 2 | ı | 1 | <u> </u> | 0 | <u> </u> | |--------------------------------------------------------------------------------------------------------------------------------------|----------------|---|------|---|---|---|-------|--------------|---|---|---|---|---|----------|---|----------| | RESERVED INTERRUPT ON EACH IOPB INTERRUPT ON ERROR HOLD DUAL PORT DRIVE AUTO SEEK RETRY ENABLE EXTENDED FUNCTION ECC CORRECTION MODE | | | | | | | | | | | | | | | | | | BIT | MNEMONIC | MEANING | |-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | | RESERVED. | | 6 | IEI | INTERRUPT ON EACH IOPB - When interrupts are enabled, and IEI is set, the 450 interrupts each time it completes an IOPB, or after it sets AACK in the CSR. | | 5 | IERR | INTERRUPT ON ERROR - IERR is provided for 440-compatibility and has no effect on the operation of the 450. | | 4 | HDP | HOLD DUAL PORT DRIVE - On a dual port drive, setting HDP prevents the 450 from releasing the drive after it completes an IOPB. When clear, the 450 releases the drive after each IOPB. | #### 2.4.2 <u>Interrupt Mode / Function Modification</u> (continued) | BIT | MNEMONIC | <u>MEANING</u> | |-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | ASR | AUTO SEEK RETRY - Enables the 450 to recalibrate the drive once on either a Drive Fault, or a Hard Seek error, and to retry the transfer. If an Auto Seek Retry is successful, the 450 returns the Completion Code 13H. | | 2 | EEF | ENABLE EXTENDED FUNCTION - When set, enables Commands 3, 4, and overlap seeking. When clear, the 450 does not initiate overlap seeks. | | 1,0 | ECM | ECC CORRECTION MODE | | | Mode | 450 Action on Error | | | 0 | o Provides an ECC pattern and offset. o Stops a chained transfer (fatal error). o Reports an ECC error status (1EH or 06H). o Loses at least one revolution. | | | 1 | o Does not correct or flag an error. o Continues a command chain (soft error only). o Does not lose a revolution. | | | 2* | o Corrects error, if possible. o Updates IOPB with ECC error status (IFH or 06H). o Continues a command chain (soft error only). o Loses one revolution. | | | 3* | o Does not correct an error. o Flags an ECC error (06H). o Continues a command chain. o Does not lose a revolution. | #### NOTE Another error can mask soft errors that do not stop a transfer. For example, in a multisector transfer, the second sector has an ECC recovered error, the transfer resumes and the fifth sector has a Header Not Found error. In this case, the Header Not Found status writes over the ECC recovered error status. #### 2.4.3 Status Byte 1 (IOPB Byte 2) Status Byte 1 -- (STAT1) | | <u> </u> | 7 | 1 | 6 | | 5 | <br> | 4 | | 3 | <u> </u> | 2 | ı | 1 | | 0 | | |----------------------------------------------------------|----------|----|---|-----|--|---|------|---|--|-----|----------|---|---|----------------|--|---------------------|--| | ERROR SUMMARY RESERVED CONTROLLER TYPE RESERVED COMPLETE | | _1 | | _ _ | | _ | | | | _ _ | | _ | | <br> <br> <br> | | <br> <br> <br> <br> | | #### BIT MNEMONIC #### **MEANING** 7 ERRS ERROR SUMMARY - Sets when a hard error occurs during IOPB processing. Clear indicates successful completion. #### NOTE ERRS does not set on a soft error, or on a ECC Mode 3 hard error. 6-5 RESERVED. 4-2 CTYP CONTROLLER TYPE - Xylogics assigns each Multibus controller a Controller Type code as follows: | <u>Bit 4</u> | Bit 3 | <u>Bit 2</u> | Controller | |--------------|-------|--------------|------------| | 0 | 0 | 0 | 440 | | 0 | 0 | 1 | 450 | | 0 | 1 | 0 | 472 | 1 RESERVED. 0 DONE DONE - Sets when the IOPB is complete; Status Byte 2 holds the Completion Code for the IOPB. If clear, the IOPB is incomplete. #### NOTE System software must clear (zero) Status Bytes 1 and 2 before giving the IOPB to the 450. If DONE is set, the 450 reads the IOPB and considers it complete (therefore, it cannot execute the IOPB again). #### 2.4.4 Status Byte 2 (IOPB Byte 3) After the 450 executes the IOPB, Status Byte 2 contains its Completion Code. Table 2-3 summarizes the Completion Codes. The following sections describe Completion Codes, along with any required corrective action. Unless otherwise noted, executing either an Error Reset (writing a "1" to ERR) or a Controller Reset clears a hard error. Soft errors do not stop chained IOPB execution. #### 2.4.4 Status Byte 2 (IOPB Byte 3) (continued) | CODE | TYPE | DEFINITION | |----------|--------|---------------------------------------| | 00 | Status | Successful Completion | | 01 | Hard | Interrupt Pending | | 02 | - | Reserved | | 03 | Hard | Busy Conflict | | 04 | Hard | Operation Timeout | | 05 | Hard | Header Not Found | | 06 | Hard | Hard ECC Error | | 07 | Hard | Illegal Cylinder Address Error | | 08,09 | - | Reserved | | 0A | Hard | Illegal Sector Address | | 0B,0C | - | Reserved | | OD | Hard | Last Sector Too Small | | 0E | Hard | Slave ACK Error (Non-existent Memory) | | OF,10,11 | - | Reserved | | 12 | Hard | Cylinder and Head/Header Error | | 13 | Soft | Seek Retry Required | | 14 | Hard | Write-protect Error | | 15 | - | Reserved | | 16 | Hard | Drive Not Ready | | 17 | Hard | Sector Count Zero | | 18 | Hard | Drive Faulted | | 19 | Hard | Illegal Sector Size | | lA | Hard | Self Test A | | 1B | Hard | Self Test B | | 1C | Hard | Self Test C | | lD | - | Reserved | | 1E | Hard | Soft ECC Error | | lF | Soft | Soft ECC Error Recovered | | 20 | Hard | Illegal Head Error | | 21 | Hard | Disk Sequencer Error | | 22,23,24 | - | Reserved | | 25 | Hard | Seek Error | TABLE 2-3. SUMMARY OF COMPLETION CODES (IOPB BYTE 3) #### 2.4.4.1 Completion Code Descriptions #### CODE DESCRIPTION - 00 SUCCESSFUL COMPLETION Not an error; the 450 successfully completed the command; software may remove the IOPB from the queue. - Ol INTERRUPT PENDING ERROR The 450 attempted an operation with a previous interrupt still pending. Only Interrupt Reset, Update IOPB, Controller Reset, or Error Reset operations are allowed while an interrupt is pending. - 02 RESERVED. #### CODE DESCRIPTION - BUSY CONFLICT A register write is attempted while GBSY is set. Only bits 2 and 4 in the CSR have write access while the 450 is busy. - OPERATION TIMEOUT The 450 did not complete the IOPB within two seconds. The most common problems associated with this error are: - o Dual port access is not available. - o The drive failed to complete a seek. - 05 HEADER NOT FOUND ERROR The 450 did not find the requested sector. It reads other headers and determines if the head and cylinder are correct. Some possible causes include: - o The requested Drive Type and the Drive Type in the header do not match. Verify and correct the Drive Type. - o The header ECC does not match the header the 450 found. - o If the Drive Type is correct and the error still occurs, try reformatting. If the error still occurs after reformatting, there may be a media defect in the header area. System software should slip the sector, or log the sector bad, and discontinue its use. - o The actual number of physical sectors in the drive exceeds the maximum number of sectors plus 5. The 450 compares headers for the maximum number of sectors plus 5. Initiate a Read Drive Status command to determine the actual number of sectors per track, the Drive Type, and the maximum sector number (See Section 2.5.10). For example, if Drive Type 01 = 32 sectors + 5, then the 450 searches 37 sectors for header compare. If the drive has 47 actual sectors, the 450 may not compare 10 sectors for valid headers. - HARD ECC ERROR Only occurs on a Read command when the 450 detects a data error in the data field longer than eleven bits, or when the ECC Correction mode is disabled (ECC Mode 3). Retry the previous Read operation. If the error still occurs, try writing the data onto the sector in question. If the error persists, system software should slip the sector, or log the sector bad, and discontinue its use. - 07 ILLEGAL CYLINDER ADDRESS Software specified a cylinder address greater than the maximum cylinder number allowed. Check the cylinder address and the drive parameters, then retry the operation. - 08,09 RESERVED. - OA ILLEGAL SECTOR ADDRESS Software specified a sector address greater than the maximum sector number allowed. Check the sector address and the maximum sector parameter for that Drive Type, then retry the IOPB operation. - OB, OC RESERVED. #### CODE DESCRIPTION - OD LAST SECTOR TOO SMALL The very last sector (phantom or runt), or all the sectors, are too small to write a complete header. Check the drive sector switches (See Section 3.4.2). - OE SLAVE ACKNOWLEDGE ERROR (NON-EXISTENT MEMORY) -- The memory addressed by the 450 fails to respond. The microprocessor provides a 10 ms timeout for the DMA sequencer to perform up to 128 transfers. When the timer interrupts, the 450 tests to see if it is bus master. If it is, a Slave ACK Error occurs; if it's not, a Disk Sequencer error occurs. Validate the memory address or memory itself and retry the command. #### OF-11 RESERVED. - 12 CYLINDER AND HEAD/HEADER ERROR The cylinder or head address read from the disk does not match the IOPB Cylinder and Head Address bytes. The following conditions may cause this error: - o The disk drive fails to seek to the correct cylinder. Issue a Drive Reset and retry the operation. - o The disk format is corrupt. Reformat the sector in question, rewrite the data for the sector, and retry the operation. If the error persists, system software should slip the sector or log the sector bad, and discontinue its use. - o The Head byte written on the disk does not match the selected head address. This may be due to a bad format or a hardware problem. - 13 SEEK RETRY REQUIRED The 450 encountered a seek error. It automatically recalibrates the disk drive, clears the error, and completes the seek (See ASR in Section 2.4.2). - 14 WRITE-PROTECT ERROR The 450 attempted a Write operation on a drive which is write-protected. Turn off the write-protect and retry the Write operation. - 15 RESERVED. - DRIVE NOT READY The selected drive is not ready or possibly faulted. Issue a Drive Reset to the drive in question. If the drive does not become ready, check these possible causes: - o Drive not up-to-speed, or hardware error. - o Bad or improperly connected "A" cable. - o No drive of the specified Unit Number is connected to the 450. - o "ACLO" signal on the Multibus backplane P2 connector is low. - o Dual port access may not have been granted. - 17 SECTOR COUNT ZERO Software issued the 450 an IOPB with a sector count of zero. All data transfer operations require a positive sector count. Correct the program in error and start the transfer again. #### CODE DESCRIPTION - DRIVE FAULTED A fault exists in the selected disk drive. Issue a Drive Reset. If the fault persists, you must correct the drive fault. - 19 ILLEGAL SECTOR SIZE The drive sectoring does not allow enough room for the 450 to write the header and data fields (See Section 3.4.2): - o The runt sector may be too small. For 1.2 MBS drives, the runt should include at least 100 bytes; for 1.9 MBS drives, it should include at least 150 bytes. - o The drive has more sector pulses than the number of specified data sectors plus five. - o The last sector is too small to be a data sector, but is included in the specified maximum sector. Adjust the drive to more sectors, or the Drive Type to fewer sectors. - 1A SELF TEST A FAILURE Either the microprocessor or its internal RAM failed diagnostics. - 1B SELF TEST B FAILURE Either the microprocessor or Header Shift Register failed diagnostics. - 1C SELF TEST C FAILURE The buffer RAM failed diagnostics. - ld reserved. - SOFT ECC ERROR During a Read operation, in ECC Mode 0, the 450 detected a correctable 11-bit (or less) error in the data field of the current sector. - SOFT ECC RECOVERED ERROR The 450 corrected one or more ECC errors, in ECC Mode 2, during the transfer. - 20 ILLEGAL HEAD ADDRESS Software specified a head address greater than the maximum head address allowed. The maximum head address varies for each Drive Type. Correct the Drive Type and the head address for the drive in use, and retry the operation. - DISK SEQUENCER ERROR The disk sequencer did not finish its operation within the alloted time. Several factors may cause this problem (also see error OE, Slave ACK): - o The 450 did not receive the servo clock signal from the selected disk drive. Check the "B" cable; if the connection is good, try a different "B" cable port on the 450. - o The 450 is not receiving any read data from the selected drive. Check the "B" cable. #### DESCRIPTION CODE - 21 DISK SEQUENCER ERROR (continued) - o The Multibus may be preventing the 450 from gaining proper access. #### 22-24 RESERVED. 7 6-3 25 SEEK ERROR -- Software selected a cylinder higher than the drive maximum, or selected a head beyond that supported by the drive. Check the drive parameters for the Drive Type you are using. #### 2.4.5 Throttle (IOPB Byte 4) #### 2.4.5.1 Throttle Byte Description The Throttle byte selects the number of DMA cycles in a DMA burst, Word or Byte mode transfers, and the interleave factor. Throttle -- (IOPB Byte 4) | | | | | | | | | | • | | | | • | | | | | |-------------------|---|---|--|---|---|---|---|---|---|---|---|---|---|---|---|---|---| | | ī | 7 | | 6 | ı | 5 | l | 4 | ı | 3 | 1 | 2 | l | 1 | l | 0 | 1 | | TRANSFER MODE | | _ | | | | ļ | | ļ | | | | ļ | | | | | | | INTERLEAVE FACTOR | | | | _ | | ! | | ' | | ' | | i | | i | | i | | #### MEANING BIT MNEMONIC TRANSFER MODE - Selects either word or byte DMA transfers BWM between the 450 and system memory, allowing the 450 to operate with word and byte-oriented memory mixtures. Clear BWM when reading or writing 16-bit words in memory. Set BWM when reading or writing 8-bit bytes in memory. BWM does not affect IOPB DMA. INTERLEAVE FACTOR - The 450 uses INTF during Format, Write INIF Track Headers, and Write Header, Data, and ECC operations. For 1:1 interleaving, the interleave factor is zero. interleave factor for other ratios is (n+1):1, where n is the interleave factor. When formatting interleaved, always format full tracks starting with Sector 0. | Interleave Factor<br><u>Bits</u> 6-3 | <u>Ratio</u> | |--------------------------------------|--------------| | 0 | 1:1 | | 1 | 2:1 | | 2 | 3:1 | | • | : | | F | 16:1 | TABLE 2-4. 450 INTERLEAVE FACTORS #### 2.4.5.1 Throttle Byte Description (continued) #### BIT MNEMONIC 2-0 THRO THROTTLE SETTING - Selects the maximum number of DMA cycles the 450 executes each time it becomes bus master (See Table 2-4). The throttle value determines the DMA burst length for both data and IOPB DMA transfers. MEANING | Value of Bits 0-2 | DMA Cycles | |-------------------|------------| | 0 | 2 | | 1 | 4 | | 2 | 8 | | 3 | 16 | | 4 | 32 | | 5 | 64 | | 6 | 128 | | 7 | 128 | TABLE 2-5. 450 THROTTLE SETTINGS #### 2.4.6 <u>Drive Type / Unit Select</u> (IOPB Byte 5) Drive Type / Unit Select — (IOPB Byte 5) | | 1 | 7 | | 6 | l | 5 | l | 4 | ı | 3 | 1 | 2 | | 1 | | 0 | ı | |----------------------------|---|-----|-------------|----|---|---------|---|---|---|---|---|----|--|-----------|--|---|---| | DRIVE TYPE | | _ _ | <del></del> | _1 | | ļ | | | | | | | | <br> <br> | | | | | ADAPTIVE FORMAT | | | | | | _ '<br> | | _ | | | | | | | | | | | UNIT SELECT (Units 0 to 3) | | | | | | | | | | _ | | _' | | | | | | #### BIT MNEMONIC #### **MEANING** 7-6 DT DRIVE TYPE - Selects a specific drive size. The Drive Type bits give software control of drives of mixed capacities, without regard to either the connecting 450 "B" cable port, or the drive's logical Unit Number. A Set Drive Size command specifies and defines the particular characteristics of a drive (such as head offset, max head, max sector, and max cylinder) for each Drive Type (See Section 2.5.12). 5 RESERVED. 4 AFE ADAPTIVE FORMAT - Only valid with the Read Drive Status command. If set, the 450 is configured for 450-standard format; if clear, the 450 is configured for 440-compatible format (See Section 2.5.10). #### 2.4.6 <u>Drive Type / Unit Select</u> (continued) #### BIT MNEMONIC MEANING 3-2 RESERVED. 1-0 UNIT SELECT - Contains the physical Unit Number of the disk drive to be accessed. #### 2.4.7 <u>Head Byte</u> (IOPB Byte 6) The Head byte specifies the starting head number for a transfer. Head numbers start with zero. An Illegal Head Address error occurs if software attempts to access a head number larger than the maximum head. Head Byte -- (IOPB Byte 6) | | I | 7 | l | 6 | I | 5 | I | 4 | 1 | 3 | ı | 2 | I | 1 | 1 | 0 | I | |--------------------------------------------------------------------|---|---|---|------------|---|--------|---|---|---|---|---|----|---|-----------|-------------|---|---| | HEAD ADDRESS BIT 128<br>HEAD ADDRESS BIT 64<br>HEAD ADDRESS BIT 32 | | I | | <br> -<br> | | | - | | | | | 1 | | <br> <br> | <del></del> | | | | HEAD ADDRESS BIT 16 HEAD ADDRESS BIT 8 HEAD ADDRESS BIT 4 | | | | | | _'<br> | | _ | | _ | | | | | | | | | HEAD ADDRESS BIT 2 HEAD ADDRESS BIT 1 | | | | | | | | | | | | _! | | _ | | _ | | #### 2.4.8 <u>Sector Byte</u> (IOPB Byte 7) The Sector byte specifies the starting sector number for a transfer. All commands that read or write the disk use sector numbers. | | 1 | 7 | ı | 6 | 1 | 5 | 1 | 4 | 1 | 3 | | 2 | | 1 | 1 | 0 | ī | |------------------------|---|-------|---|---|-------------|---|---|---|---|-----|--|---|--|-----|---|---|---| | SECTOR ADDRESS BIT 128 | | <br>I | | 1 | <del></del> | | | 1 | | | | | | | | 1 | | | SECTOR ADDRESS BIT 64 | | | | i | | i | | j | | i | | i | | i | | i | | | SECTOR ADDRESS BIT 32 | | | | | | ĺ | | İ | | Ì | | j | | İ | | j | | | SECTOR ADDRESS BIT 16 | | | | | | | | İ | | Ì | | Ì | | İ | 1 | ĺ | | | SECTOR ADDRESS BIT 8 | | | | | | | | | | _ İ | | İ | | Ì | | Ì | | | SECTOR ADDRESS BIT 4 | | | | | | | | | | | | i | | ĺ | | ĺ | | | SECTOR ADDRESS BIT 2 | | | | | | | | | | | | _ | | _ i | | 1 | | | SECTOR ADDRESS BIT 1 | | | | | | | | | | | | | | _ | | Ì | | #### 2.4.9 Cylinder Address (IOPB Bytes 8 and 9) IOPB Bytes 8 and 9 specify the cylinder address. IOPB Byte 8 is the least significant portion of the cylinder address; IOPB Byte 9 is the most significant portion of the cylinder address. #### 2.4.9 <u>Cylinder Address</u> (continued) The cylinder address is an 11-bit binary number. The lowest cylinder address is zero; the largest cylinder address is the total number of cylinders minus 1. #### 2.4.10 <u>Sector Count</u> (IOPB Bytes A and B) The 450 transfers information in whole sectors. The sector count, a 16-bit number stored as two bytes in the IOPB, is the number of sectors to be transferred. Byte A of the IOPB is the least significant half of the sector count; Byte B is the most significant half. With a 16-bit sector count the 450 transfers up to 65,535 sectors with one IOPB (memory permitting). The 450 supports standard sector sizes of 256, 512, 1024, and 2048-bytes per sector. Special firmware handles custom sector sizes, ranging in even byte sizes from 256 to 4,096-bytes per sector. #### 2.4.10.1 Sector Count For Read Drive Status Command (IOPB Byte A) On a Read Drive Status command, Byte A contains status information from the selected drive (See Section 2.5.10 for a detailed definition of this byte). #### 2.4.11 <u>Data Address</u> (IOPB Bytes C and D) The data address comprises two bytes. Byte C is the Data Address Low byte; Byte D is the Data Address High byte. The data address is the starting memory address for a data transfer. When RELO is set, the 450 adds the 16-bit data address to a shifted Data Relocation word to form the physical starting address for a data transfer (See Figure 2-1). #### 2.4.12 <u>Data Relocation Pointer</u> (IOPB Bytes E and F) The data relocation pointer comprises two bytes in the IOPB. Byte E is the low byte, and Byte F is the high byte. When forming a physical address, the 450 uses the Data Relocation bytes and Data Address bytes to create Multibus addresses (See Figure 2-1). The 450 ignores the Data Relocation bytes if RELO (in the IOPB Command byte) is clear. #### 2.4.13 <u>Head Offset / Embedded Servo Drive</u> (IOPB Byte 10) Only valid with Set Drive Size and Read Drive Status commands (See Section 2.5.10. Section 2.6.6.5 describes the Enable Header Drive Type 0 option). Head Offset / Embedded Servo Drive — (IOPB Byte 10) | | | | | | | | | | | <del></del> | | | | | | | | |----------------------------|---|---|---|---|---|-----|--|------|---|-------------|---|------|---|-----|---|-----|---| | | 1 | 7 | l | 6 | ı | 5 | | 4 | I | 3 | 1 | 2 | l | 1 | ı | 0 | 1 | | | | 1 | | 1 | | 1 | | 1 | | | | 1 | | | | | | | EMBEDDED SERVO DRIVE | | _ | | İ | | İ | | İ | | į | | i | | i | | i | | | ENABLE HEADER DRIVE TYPE 0 | | | | _ | | | | ļ | | - | | ļ | | ! | | ! | | | HEAD OFFSET | | | | | | _ _ | | _ _ | | _ _ | | _ _ | | _ _ | | - 1 | | #### 2.4.14 <u>Subfunction Code</u> (IOPB Byte 11) The 450 combines Subfunction Codes with standard command codes to create new commands. The Read Defect Map command is currently the only command which uses a Subfunction Code (See Section 2.5.17). #### 2.4.15 Next IOPB Address (IOPB Bytes 12 and 13) When using command-chaining, system software must specify the starting address of the next IOPB. The 450 combines Bytes 12 and 13 with the IOPB Relocation Registers to determine the Next IOPB Address. They are the missing links in the IOPB chain. Byte 12 is the low byte, and Byte 13 is the high byte of the Next IOPB Address. These two bytes comprise a 16-bit address identical to the IOPB Address Register. The 450 adds the Next IOPB Address to the IOPB Relocation Register to form a physical address (See Figure 2-1). This physical address is 20 or 24-bits long, depending on the Addressing mode, and points to the next IOPB in the chain. All IOPBs in a chain are relative to the same relocation address, and must be within a 64K-byte block of memory. Setting CHEN in the Command byte of the IOPB enables command-chaining. The 450 ignores Bytes 12 and 13 if CHEN is clear. #### 2.4.16 ECC Pattern Word (IOPB Bytes 14 and 15) The ECC Pattern or Mask word is an 11-bit word used in the soft ECC correction procedure. The 450 stores the ECC Pattern word in IOPB Bytes 14 and 15. A soft ECC error is any single error of 11-bits or less. The 450 also considers #### 2.4.16 <u>ECC Pattern Word</u> (continued) an error soft if the bits at each end of an ll-bit word are wrong, but the bits in the center are correct. The ECC Pattern word provides a pattern for correcting data in memory. The 450 calculates the ECC Pattern word in reverse order, in IOPB Bytes 14 and 15 (See figures below). Execute a bit-reversal process to correct the direction of this mask before using the ECC Pattern word (it is reversed, in relation to the data stream it corrects). After the reversal process, the equivalent word has Pattern bit 0 in bit 16, Pattern bit 1 in bit 15, etc. The five least significant bits are zero (See Section 2.6.3.7). #### 2.4.17 ECC Address Word (IOPB Bytes 16 and 17) When a soft ECC error occurs, the 450 calculates an ECC Address word. Two bytes comprise the ECC Address word: IOPB Byte 17 is the most significant byte; IOPB Byte 16 is the least significant byte. The ECC Address word points to the bit within a sector where the data in error starts. System software may correct this error by exclusive—ORing the ECC mask with this bit string. #### 2.5 COMMANDS An IOPB diagram follows each command description. The diagrams are highlighted to indicate which bytes the 450 requires for command execution, and which bytes return after execution. The four least significant bits of the Command byte are the IOPB Command bits. These four bits enable up to sixteen possible commands. Each 450 command is 24-bytes long. Generally, all commands use Bytes 0 through 0FH (certain commands use Bytes 10H through 17H). Only the Read command uses ECC Bytes 14H through 17H. Reserve all 24 bytes to maintain IOPB integrity. #### 2.5.1 NOP Command (Command Code 0) #### 2.5.1.1 General On a No Operation (NOP) command, the controller selects a disk drive, saves DRDY (bit 0 in the CSR) and releases the drive. #### 2.5.1.2 IOPB #### NOP | AND RELO CHEN TEN Command Code 1 - IMODE | Bit Number | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------------------------|-------------------------------------|-----------------|---------------|------------------|--------------|--------------|----------|--|--|--|--|--|--|--|--| | ERRS 0 | 0 - COMM | AUD // | RELO | CHEN | IEN/// | Commar | Command Code | | | | | | | | | | | | 3 - STAT2 4 - THROT B/W Interleave Factor Drive Type AFE 0 Unit Select/ 6 - HEAD Head Address 7 - SECT Sector Address 8 - CYLL Cylinder Address Low Byte 9 - CYLH 0 Cyl. Addr. High A - SCNTL Sector Count Low Byte B - SCNTH Sector Count High Byte C - DATAL Data Transfer Address Low Byte D - DATAH Data Transfer Address High Byte E - DATARL Data Transfer Relocation Address Low Byte F - DATARH Data Transfer Relocation Address High Byte E - DATARH Data Transfer Relocation Address High Byte 10 - HDOFST ESD EHDT Head Offset 11 - SUBFUN Subfunction Code 12 - NIOPL Next TOPB Address Low Byte 13 - NIOPH Next TOPB Address High Byte 14 - ECCML ECC Pattern Low 16 - ECCAL ECC Offset Byte Low | 1 - IMODE | 0 | PET// | IERR | BDP | ASR EEF ECC Mode | | | | | | | | | | | | | B/W Interleave Factor //Throttle/// 5 - DRIVE Drive Type AFE 0 // Unit Select/ 6 - HEAD Head Address 7 - SECT Sector Address 8 - CYLL Cylinder Address Low Byte 9 - CYLH 0 Cyl. Addr. High A - SCNTL Sector Count Low Byte B - SCNTH Sector Count High Byte C - DATAL Data Transfer Address Low Byte D - DATAH Data Transfer Relocation Address Low Byte F - DATARL Data Transfer Relocation Address High Byte 10 - HDOFST ESD EHDT Head Offset 11 - SUBFUN Subfunction Code 12 - NIOPL //Next TOPB Address High Byte 14 - ECCMH ECC Pattern High 0 15 - ECCML ECC Offset Byte Low | 2 - STAT1 | ERRS | ( | 0 | Contr | oller 1 | јуре 💮 | 0 | DONE | | | | | | | | | | Drive Type AFE 0 Unit Select 6 - HEAD Head Address 7 - SECT Sector Address 8 - CYLL Cylinder Address Low Byte 9 - CYLH 0 Cyl. Addr. High A - SCNTL Sector Count Low Byte B - SCNTH Sector Count High Byte C - DATAL Data Transfer Address Low Byte D - DATAH Data Transfer Address High Byte E - DATARL Data Transfer Relocation Address Low Byte F - DATARH Data Transfer Relocation Address High Byte 10 - HDOFST ESD EHDT Head Offset 11 - SUBFUN Subfunction Code 12 - NIOPL Next TOPB Address High Byte 14 - ECCMH ECC Pattern High 0 15 - ECCML ECC Offset Byte Low ECC Offset Byte Low | 3 - STAT2 | B | rror o | c Comple | tion Co | de | | | | | | | | | | | | | Head Address Fector Address Sector Address Cylinder Address Low Byte Cylinder Address Low Byte Cylinder Address Low Byte Cylinder Address Low Byte Sector Count Low Byte Sector Count High Byte Condatal Data Transfer Address Low Byte Donatah Data Transfer Address High Byte Condatal Data Transfer Relocation Address Low Byte Donatah Data Transfer Relocation Address High Byte Condatal Data Transfer Relocation Address High Byte Donatah | 4 - THROT | B/W | B/W Interleave Factor /////Throttle | | | | | | | | | | | | | | | | Sector Address 8 - CYLL 9 - CYLH 0 Cyl. Addr. High A - SCNTL Sector Count Low Byte C - DATAL Data Transfer Address Low Byte D - DATAH Data Transfer Address High Byte E - DATARL Data Transfer Relocation Address Low Byte F - DATARH Data Transfer Relocation Address High Byte 10 - HDOFST Subfunction Code 11 - SUBFUN Subfunction Code 12 - NIOPL Mext TOPB Address High Byte 14 - ECCMH ECC Pattern High 0 ECC Offset Byte Low | 5 - DRIVE | Drive | Type | AFE | 0 Unit Select | | | | | | | | | | | | | | SCYLL Cylinder Address Low Byte CYLH CYLH CYL Addr. High Sector Count Low Byte Sector Count High Byte C - DATAL Data Transfer Address Low Byte D - DATAH Data Transfer Relocation Address Low Byte F - DATARH Data Transfer Relocation Address High Byte D - HDOFST SUBFUN Subfunction Code 12 - NIOPL Next TOPB Address High Byte 14 - ECCMH ECC Pattern High CYL. Addr. High D CYl. Addr. High Byte Cyl. Addr. High Byte Cyl. Addr. High Byte Data Transfer Relocation Address Low Byte Data Transfer Relocation Address High | 6 - HEAD | | | | | | | | | | | | | | | | | | 9 - CYLH 0 Cyl. Addr. High A - SCNTL B - SCNTH C - DATAL D - DATAL D - DATAH D - DATARL DA | 7 - SECT | | | | | | | | | | | | | | | | | | A - SCNTL B - SCNTH Sector Count High Byte C - DATAL Data Transfer Address Low Byte D - DATAH Data Transfer Relocation Address Low Byte F - DATARH Data Transfer Relocation Address High Byte 10 - HDOFST ESD EHDT Head Offset 11 - SUBFUN Subfunction Code 12 - NIOPL Mext 10PB Address High Byte 14 - ECCMH ECC Pattern High 0 15 - ECCML ECC Offset Byte Low | 8 - CYLL | | | | | | | | | | | | | | | | | | B - SCNTH C - DATAL Data Transfer Address Low Byte D - DATAH Data Transfer Relocation Address Low Byte F - DATARH Data Transfer Relocation Address High Byte 10 - HDOFST 11 - SUBFUN Subfunction Code 12 - NIOPL Next TOPB Address High Byte 14 - ECCMH ECC Pattern High 15 - ECCML ECC Offset Byte Low | 9 - CYLH | 0 Cyl. Addr. High | | | | | | | | | | | | | | | | | Data Transfer Address Low Byte D - DATAH Data Transfer Address High Byte E - DATARL Data Transfer Relocation Address Low Byte Data Transfer Relocation Address High Byte Data Transfer Relocation Address High Byte Data Transfer Relocation Address High Byte ESD EHDT Head Offset Subfunction Code Part FOPB Address Low Byte Next TOPB Address High Byte Mext TOPB Address High Byte CC Pattern High ECC Pattern Low ECC Offset Byte Low | A - SCNTL | Sector Count Low Byte | | | | | | | | | | | | | | | | | D - DATAH Data Transfer Address High Byte Data Transfer Relocation Address Low Byte Data Transfer Relocation Address High Relocatio | B - SCNTH | Sector Count High Byte | | | | | | | | | | | | | | | | | E - DATARL Data Transfer Relocation Address Low Byte Data Transfer Relocation Address High Byte Data Transfer Relocation Address High Byte Data Transfer Relocation Address High Byte ESD EHDT Head Offset Subfunction Code Data Transfer Relocation Address High Byte Mext TOPB Address Low Byte Mext TOPB Address High Byte Mext TOPB Address High Byte Data Transfer Relocation Rel | C - DATAL | Data Transfer Address Low Byte | | | | | | | | | | | | | | | | | Data Transfer Relocation Address High Byte 10 - HDOFST | D - DATAH | 1 | ata Tra | ansfer <i>I</i> | Address | High By | yte | | | | | | | | | | | | 10 - HDOFST ESD EHDT Head Offset 11 - SUBFUN Subfunction Code 12 - NIOPL Next 10PB Address Low Byte 13 - NIOPH ECC Pattern High 0 15 - ECCML ECC Pattern Low 16 - ECCAL ECC Offset Byte Low | E - DATARL | 1 | ata Tra | ansfer I | Relocati | on Add | ress Lo | w Byte | | | | | | | | | | | 11 - SUBFUN Subfunction Code 12 - NIOPL Next YOPB Address Low Byte 13 - NIOPH ECC Pattern High 0 15 - ECCML ECC Pattern Low 16 - ECCAL ECC Offset Byte Low | F - DATARH | E | ata Tr | ansfer E | Relocati | on Add | ress Hi | gh Byte | <b>;</b> | | | | | | | | | | 12 - NIOPL 13 - NIOPH 14 - ECCMH 15 - ECCML 16 - ECCAL ECC Pattern Low ECC Offset Byte Low | 10 - HDOFST | ESD | EHDT | | F | lead Of: | fset | | | | | | | | | | | | 13 - NIOPH 14 - ECCMH ECC Pattern High 0 15 - ECCML ECC Pattern Low 16 - ECCAL ECC Offset Byte Low | 11 - SUBFUN | S | ubfunc | tion Cod | de | | | | | | | | | | | | | | 14 - ECCMH ECC Pattern High 0 15 - ECCML ECC Pattern Low 16 - ECCAL ECC Offset Byte Low | 12 - NIOPL | 11/1/11/18 | ext 10 | PB Addre | ess Tow | Byté 🎋 | 1///////// | 141.11/11/11 | MANING | | | | | | | | | | 15 - ECCML ECC Pattern Low 16 - ECCAL ECC Offset Byte Low | 13 - NIOPH | 111111111111111111111111111111111111111 | ext 10 | PB Addre | ess Bigl | Byte | AMHH. | MAAA | MMMM) | | | | | | | | | | 16 - ECCAL ECC Offset Byte Low | 14 - ECCMH | ECC Pa | ttern 1 | High | | | | 0 | | | | | | | | | | | | 15 - ECCML | ECC Pa | ttern | Low | | | | | | | | | | | | | | | 17 - ECCAH ECC Offset Byte High | 16 - ECCAL | F | CC Off | set Byte | e Low | | | | | | | | | | | | | | | 17 - ЕССАН | F | CC Off | set Byte | e High | | | | | | | | | | | | | Required For Execution Returned Value #### 2.5.2 Write Command (Command Code 1) #### 2.5.2.1 General The Write command transfers data to the disk. It starts at the disk and memory addresses specified in the IOPB, and transfers as many sectors as requested. The 450 crosses cylinder, head and sector boundaries as required. #### 2.5.2.2 IOPB #### WRITE | Bit Number | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | |-------------|--------------------------------|----------|----------|----------|------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--|--|--|--|--|--| | 0 - COMM | AUD | RELO | CHEN | TEN// | Comma | nd Rode | 9979 | 44444 | | | | | | | | 1 - IMODE | 0 | iei 🥢 | IERR | HDP // | ASR ÉEF ECC Mode | | | | | | | | | | | 2 - STAT1 | ERRS | ( | ) | Contr | oller ' | Гуре | 0 | DONE | | | | | | | | 3 - STAT2 | | Error o | Comple | etion Co | de | 100 mm. | March Control of Contr | | | | | | | | | 4 - THROT | B/W | Inter | leave 1 | Factor | | 21/11/ | Phrott] | (e/////// | | | | | | | | 5 - DRIVE | Drive | Type | AFE | | 0 | | Unit | Select/ | | | | | | | | 6 - HEAD | Griden A. | lead Add | dress 🥕 | LJAN KAR | 4774 | 14466 | 1.54.12/6 | annana. | | | | | | | | 7 - SECT | 111111 | Sector A | ddress | 40000 | 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1 | G. G | 9441344 | mann | | | | | | | | 8 - CATT | 6/1/11/11 | Cylinder | Addres | ss Low E | yte 🦠 | 914.4.4.4.4.4.4.4.4.4.4.4.4.4.4.4.4.4.4. | 1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1. | 364/1944 | | | | | | | | 9 - CYLH | 0 Cyl./kddr//High | | | | | | | | | | | | | | | A - SCNTL | 14/14/18 | Sector ( | Count Lo | w Byte | 1414/184 | 11/4/166 | 99999 | MAMA | | | | | | | | B - SCNTH | Sector Count High Byte | | | | | | | | | | | | | | | C - DATAL | Data Transfer Address Low Byte | | | | | | | | | | | | | | | D - DATAH | 11/1/1/1 | ata Tra | insfer 1 | Mddress | High By | /te///// | Willian . | MAMA | | | | | | | | E - DATARL | | Data Tra | msfer I | Relocati | on Addi | césé/Low | Byte | MMMM | | | | | | | | F - DATARH | WAR BA | ata Tra | nsfer 1 | Relocati | on Addi | ess Hig | h Byte | 200000 | | | | | | | | 10 - HDOFST | ESD | EHDT | | H | lead Of | fset | | | | | | | | | | 11 - SUBFUN | | Subfunct | ion Cod | le | | | | | | | | | | | | 12 - NIOPL | | lext IOF | B Addre | ss Low | Byte | []]/////// | 11HHH | MAMA | | | | | | | | 13 - NIOPH | No. of the Park | lext IOE | B Addre | ess High | Byte | 1997/1997 | 189911 | MAMA | | | | | | | | 14 - ECCMH | ECC Pa | ttern E | ligh | | | | 0 | | | | | | | | | 15 - ECCML | ECC Pa | ttern I | ·OM | | | | | | | | | | | | | 16 - ECCAL | F | CC Offs | et Byte | Low | | | | | | | | | | | | 17 - ECCAH | F | CC Offs | et Byte | High | | | | | | | | | | | Required For Execution #### 2.5.2.3 Detailed Description #### 2.5.2.3.1 Implied Seeks The 450 issues an implied seek on a Write command. The seek is issued as the first operation after reading the IOPB from system memory. If CHEN and EEF are set, the 450 scans the remainder of the chain for the possibility of initiating overlap seeks. #### 2.5.2.3.2 Filling The Buffer When the drive completes its seek, the 450 accesses the IOPB to determine the command parameters, and begins to fill the FIFO buffer. The 450 looks for sector coincidence after it transfers at least one sector of data to the buffer. This ensures enough data is available in the buffer when the Write operation begins. #### 2.5.2.3.3 Sector Coincidence The 450 selects the proper head and tests the write-protect status of the drive. The 450 then reads each sector header and compares it to the requested disk address. The data transfer begins when it finds a match. The 450 reports an error (5 or 12) if it does not find a match within one revolution plus five sectors. #### 2.5.2.3.4 Write Data After the 450 finds a valid header, the disk sequencer counts the appropriate number of bytes, and writes the Sync bits. It then takes words out of the FIFO, serializes them, generates a new ECC value, and writes them to the disk. As the 450 removes data from the FIFO, it replaces it with appropriate DMAs from system memory. #### 2.5.2.3.5 Throttle The throttle is the maximum number of transfers allowed each time the 450 becomes bus master. On a Write operation, the first DMA bursts are at the programmed throttle value until the buffer fills. After the 450 starts moving data to the disk, the typical burst is less than the throttle value. The 450 continues to transfer words into the FIFO until the buffer holds enough data to complete the operation. #### 2.5.2.3.6 ECC After the 450 writes the data field of a sector, it writes the ECC value generated from the data field. ## 2.5.2.3.7 Incrementing Disk Address The 450 increments the sector address by one as it writes each sector. If the sector address is greater than max sector, the 450 resets it to zero and increments the head address. If the resulting head address is greater than max head, the 450 resets it to zero, and increments the cylinder address. The 450 reports an error if the cylinder address is greater than max cylinder when it issues a seek. ## 2.5.2.3.8 Completing a Transfer The 450 decrements the sector count by one as it transfers each sector. The 450 tests the sector count at the end of each transfer to determine if it is complete. If the transfer is not complete, it transfers the next sector. The controller issues a seek each time it increments the cylinder address. When it completes the transfer, the 450 updates the two Status bytes of the IOPB, and generates an interrupt, if enabled. The 450 updates the IOPB if the Auto-update (AUD) bit of the IOPB Command byte is set. The 450 stops a transfer that ends in a hard error, updates the two Status bytes of the IOPB, and generates an interrupt, if enabled. Any chained operations halt. The IOPB Address and Relocation Registers point to the IOPB which caused the error. The 450 updates the IOPB if AUD is set. If the transfer ends with a soft error, the 450 updates the two Status bytes of the IOPB, and generates an interrupt, if enabled. Any chained operations continue. The 450 updates the IOPB if AUD is set. The 450 does not set the ERR bit in the CSR on a soft error. #### 2.5.3 Read Command (Command Code 2) #### 2.5.3.1 General The Read command transfers data from the disk to memory. The transfer starts at the disk and memory addresses specified in the IOPB, and crosses sector, head, and cylinder boundaries as required. #### 2.5.3.2 IOPB 0 - COMM 1 - IMODE 2 - STAT1 3 - STAT2 4 - THROT 5 - DRIVE 6 - HEAD 7 - SECT 8 - CYLL 9 - CYLH #### READ 0 Bit Number 7 6 PRICE A CHRIS /XXXX/// AUD! / ART // ARTE // ASP // ERF // PECC Mode // 0 Cond touted things DONE ERRS Michele /// Interleave Factor onit/Select Michie Pype/ AFE 0 /////sector/address////// ////cyxxxder/Addicess/Xow/Byte/// cyx // addt // bigb 0 ////Sector Count Low Byte////// A - SCNTL B - SCNTH Sector Count High Byte Data Transfer Address Low Byte C - DATAL pate Itension Address High Byte/// D - DATAH beta Transfer delocation Address Low Byte E - DATARL //// Data Transfer Relocation Address High Byte F - DATARH Head Offset 10 - HDOFST EHDT Subfunction Code 11 - SUBFUN 12 - NIOPL Mext TOPE Address Bigh Byte 13 - NIOPH BCC Pattern High 14 - ECCMH BCC Pattern Low 15 - ECCML ECC Officet Byte Low 16 - ECCAL BCC Offset Byte High 17 - ECCAH Required For Execution Returned Value 32 ## 2.5.3.3 Detailed Read Description ## 2.5.3.3.1 Implied Seeks The 450 issues an implied seek on a Read command. The 450 issues the seek as the first operation after reading the IOPB from system memory. If CHEN and EEF are set, the 450 scans the remainder of the chain for the possibility of initiating overlap seeks. #### 2.5.3.3.2 Seek End The 450 scans the drives, and determines when each drive completes its seek. ## 2.5.3.3.3 Sector Coincidence The 450 reads each sector header and compares it to the requested disk address. The data transfer begins when it finds a match. The 450 reports an error if it cannot find a match within one revolution plus five sectors. #### 2.5.3.3.4 Read Data After it finds a valid header, the disk sequencer waits for the Sync bits of the data field. After the 450 synchronizes to the data, it deserializes the data and places it into the FIFO buffer. When data is available at the other end of the FIFO, the 450 requests the bus, and DMAs the data to memory. The 450 also uses the serial data stream to generate an ECC. ## 2.5.3.3.5 Throttle The throttle is the maximum number of transfers allowed each time the 450 becomes bus master. The first DMA bursts on a Read operation are at minimum value since the limiting factor of the DMA burst length is the number of words available from the FIFO. After the initial few DMA bursts, the typical burst length increases, possibly approaching the throttle limit. The controller continues to transfer words until the sector count goes to zero and the buffer is empty. #### 2.5.3.3.6 ECC After the 450 reads the data field of a sector, it compares the read-generated ECC value to the write-generated ECC value on the disk. ## 2.5.3.3.7 Incrementing Disk Address The 450 increments the sector address by one as it reads each sector. If the sector address is greater than max sector, the 450 resets it to zero, and increments the head address. If the resulting head address is greater than max head, the 450 resets it to zero, and increments the cylinder address by one. The 450 reports an error if the cylinder address is greater than max cylinder when it issues a seek. #### 2.5.3.3.8 Completing a Transfer The 450 tests the sector count after it transfers each sector. If the transfer is not complete, it transfers the next sector. The 450 issues a seek each time it increments the cylinder address. When the 450 completes the transfer, it updates the two Status bytes of the IOPB, and generates an interrupt, if enabled. The 450 updates the IOPB if AUD in the IOPB Command byte is set. The 450 stops a transfer that ends in a hard error, updates the two Status bytes of the IOPB, and generates an interrupt, if enabled. Any chained operations halt. The IOPB Address and Relocation Registers point to the IOPB which caused the error. The 450 updates the IOPB if AUD is set. If the transfer ends with a soft error, the 450 updates the two Status bytes of the IOPB, and generates an interrupt, if enabled. Any chained operations continue. The 450 updates the IOPB if AUD is set. The 450 does not set ERR in the CSR, or STATI, on a soft error. #### 2.5.3.3.9 Read Command Encounters an ECC Error in ECC Mode 0 (440-Compatible) The 450 stops reading if it calculates an ECC value on a Read operation which does not match the ECC value written on the disk. It writes all the data for that sector to memory, and begins a shifting and counting process which determines the offset and pattern of the error. If the 450 encounters an error larger than 11 bits (hard error), it writes the Completion Code 06 into the Completion Code byte. If the 450 encounters an error of 11-bits or less (soft error), it writes the ECC Pattern and Address words to their IOPB bytes and returns the Completion Code 1E. When the 450 encounters an ECC error: the disk address points to the sector containing the error, the data and relocation addresses point to the first byte of data from the sector following the sector in error, and the sector count equals the number of sectors remaining plus one. To retrieve this information, either set AUD and retry the transfer, or write the IOPB Reset/Update Register. To continue the transfer after a soft error, update the sector count (subtract one), increment the disk address, and restart the IOPB. # 2.5.3.3.10 Read Command Encounters an ECC Error in Mode 1 The 450 does not detect ECC errors in Mode 1. The data transfer continues since no error can occur. # 2.5.3.3.11 Read Command Encounters an ECC Error in Mode 2 If the 450 encounters an ECC correctable error in Mode 2, it stops the transfer, corrects the data in memory (if possible) and resumes the data transfer on the next revolution of the disk. The 450 posts a Soft ECC Recovered error status in the IOPB and, if CHEN is set, continues the chain. The controller posts a Completion Code of 06H if the error cannot be recovered. The 450 performs corrections in byte-wide DMA transfers. # 2.5.3.3.12 Read Command Encounters an ECC Error in Mode 3 If the 450 detects an ECC error in Mode 3, it continues the data transfer as if there is no error. When it completes the transfer, the 450 posts the Completion Code 06H (hard ECC error) in the IOPB, indicating it encountered one or more uncorrected ECC errors. The 450 reports this error as "soft", as it does not stop a chain. The 450 does not set ERR or ERRS on this error in Mode 3. ## 2.5.4 Write Track Headers (Command Code 3) #### 2.5.4.1 General Write Track Headers and Read Track Headers enable the controller to avoid media defects by slipping sectors. The Write Track Headers command formats an entire track with header data obtained from system memory. The Read Track Headers command transfers header data into system memory. This data is the actual header for each sector on the track, starting at physical index (including bad and spare sectors). Since this is a Format command, it overwrites all data on the track. Setting the EEF bit enables this command (See Section 2.6.4). #### NOTE System software <u>must</u> specify a non-zero sector count when using this command. #### 2.5.4.2 IOPB ## WRITE TRACK HEADERS | 7 | 6 | 5 | 4 | | 1 | 1 | 0 | | | | |-----------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----------------------------------------|--|--|--| | AUD// | RRIO | CHRIT | NEW// | Conna | nd Rode | MAN | | | | | | 0 | XBY/// | KERK! | 1900/// | KER// | EEP | | | | | | | BKRB | | 0 | icunt | al lei | Type | 0 | DONE | | | | | | titat la | t: Сомри | af ji oh i (ct | iđe IIII | HEARIN | | | | | | | 1×11/// | Inte | rleave 1 | Factor | | 011110 | priort? | W/1/1/11 | | | | | DEIVE | Type | AFE | | 0 | | onst | Belect | | | | | 1111116 | read No | dx.66x/// | 111111111111111111111111111111111111111 | MARIO | 111/1/1/1 | | 111111111111111111111111111111111111111 | | | | | ٤ | | | | | | | , , , , , , , , | | | | | 11/11/8 | Atiage | r modele | ex Look | yxa/// | | 1/11/11 | 14/1/11/11 | | | | | | | | 0 | | (CXX/// | Kodi// | tight | | | | | 11111111 | ector/ | count 14 | ow Byte | | | | | | | | | 011/19 | rectar/ | Count/H | ight by L | | | | Manne | | | | | William X | ata Tr | anster/ | káát ess | how By | (4)//// | | appendix | | | | | 1111111 | rata Li | anster/ | and texe | High E | yte//// | | UMMA. | | | | | 11/1/18 | iota Tr | ansfet/ | Relogat | cool kek | TESS NO | w Byte | HARIO (1990) | | | | | 11111111 | ata/tr | ansfer/ | Rélocat | ion acc | reze/Hi | gh Byt | e/////// | | | | | ESD | EHDT | | 1 | Head ∪f | fset | | | | | | | | Subfunc | tion Co | de | | | | | | | | | 1111111 | sext 10 | eb/koác | ess/Yow. | Byte | 11/11/11 | 11111111 | 1111111111 | | | | | 111/11 | lext/10 | eb/kadi | ess Hig | K Byte | 24.44.44 | 4/13/11 | 4/1/1/10 | | | | | ECC Pa | attern | High | | | | 0 | | | | | | ECC Pa | attern | Low | | | | | | | | | | 1 | ECC Off | set Byt | e Low | | | | | | | | | 1 | ECC Off | set Byt | e High | | | | | | | | | | BRABE SECO PECC PECC PECC PECC PECC PECC PECC P | AUB RESULT OF THE SUBSTITUTE OF FRENCH SECTOR OF THE SUBSTITUTE OF FRENCH SECTOR OF THE SUBSTITUTE | Nub RELO CHEN O LEX LERK HREE O Interleave Drive Type AFE Read Address Sector Address Sector Count A Sector Count A Data Transfer Data Transfer ESD EHDT Subfunction Co Mext KOPS Address Mext KOPS Address ECC Pattern Low ECC Offset Byt | AUD RELO CHEN TEN O INI IERR MOP HRHH O HUNTER MOP HRHH O HUNTER MOP HRHH O HUNTER MOP Interleave Factor Orive Type AFE HEAD Address Sector Address Sector Address Sector Kount Now Byte Sector Count Nigh Byte Data Transfer Address Data Transfer Address ESD EHDT Subfunction Code Mext KOPB Kodress Nigh ECC Pattern High | READ CHEN TEN Compose O TEY TERE MOY KER HREE O COMPOSE TO COMPO | RUB BRIO CHRY TEN Command Code O | RUB | | | | Required For Execution ## 2.5.4.3 Detailed Description #### 2.5.4.3.1 Data Buffer Software must construct a data buffer in system memory before issuing a Write Track Headers command. The Read Track Headers command constructs a proper buffer in host memory. This buffer consists of four bytes of data for each sector; the total buffer length is four bytes times the total number of sectors on the track, including spare and bad sectors. The 450 counts the actual number of sectors on the disk and uses this value for the Write Track Headers command. The first four bytes comprise the header data for the first sector after the index pulse. The next four bytes comprise header data for the next sector, etc. ## 2.5.4.3.2 Implied Seeks The 450 issues an implied seek on a Write Track Headers command. The 450 issues the seek as the first operation after reading the IOPB from system memory. If CHEN and EEF are set, the 450 scans the remainder of the chain for the possibility of initiating overlap seeks. #### 2.5.4.3.3 Seek End The 450 scans the drives, and determines when each drive completes its seek. When the requested drive completes its seek, the 450 accesses the IOPB to determine the command parameters, then begins to fill its buffer. When the buffer has enough data, the 450 searches for the index pulse. ### 2.5.4.3.4 Throttle The throttle is the maximum number of DMA transfers allowed each time the 450 becomes bus master. The DMA bursts on a Write Track Headers operation are at the specified throttle. The 450 continues the DMA transfer until enough data is available to format an entire track. #### 2.5.4.3.5 Pseudo Index The 450 has two different format schemes: 440-compatible and 450-standard. Pseudo index and physical index are the same in the 440-compatible format. Pseudo index is delayed from physical index by one sector per track in the 450-standard format. When physical index arrives under the head, the 450 uses the first four bytes of data to format that sector. The 450 automatically calculates and appends the ECC to the header. #### 2.5.4.3.6 Format the Track The 450 takes four bytes from the buffer and uses them as the header for each successive sector that arrives under the head. The Write Track Headers command does not write the data field portion of the sector; the data is invalid after this operation. The 450 formats every sector on the requested track. #### 2.5.4.3.7 Incrementing Disk Address The 450 increments the head address by one after it successfully completes a command. If the resulting head address is greater than max head, the 450 resets it to zero, and increments the cylinder address. #### 2.5.4.3.8 Completing a Transfer The 450 formats an entire track (if no errors occur), and updates the two Status bytes. The 450 updates the IOPB, if AUD is set, and generates an interrupt, if enabled. The 450 stops a transfer that ends in a hard error, terminates any chained operations, updates the two Status bytes, and generates an interrupt, if enabled. The 450 updates the IOPB if AUD is set. The 450 completes a transfer that ends in a soft error, continues any chained operations, updates the two Status bytes, and generates an interrupt, if enabled. The 450 updates the IOPB if AUD is set. ## 2.5.5 Read Track Headers (Command Code 4) #### 2.5.5.1 General Read Track Headers and Write Track Headers enable the 450 to avoid media defects by slipping sectors. The Read Track Headers command reads the header from each physical sector, starting at physical index, and transfers the header data (in order) to system memory. The headers may not be in sequential order due to interleaving and sector slip. The 450 can write the headers back to the track with a Write Track Headers command. The buffer contains the actual header data from each sector on the track, starting at physical index (including bad and spare sectors). Setting the EEF bit enables the Read Track Headers command. #### NOTE System software <u>must</u> specify a non-zero sector count when using this command. #### 2.5.5.2 IOPB ## READ TRACK HEADERS | Bit Number | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----------|----------|----------|------------|---------|-----------------------------------------|-------------|-----------------------------------------| | 0 - COMM | AUD// | RELO/ | CHEN. | XEN/// | Comme | and kode | /////// | | | 1 - IMODE | 0 | TEY/// | /ierr/ | RDP/// | ASR// | //BRE/// | ECC | Mode | | 2 - STAT1 | ÉRRS | | 0 | Conti | oller | Туре | 0 | DONE | | 3 - STAT2 | | Briar a | t Comple | etion Co | de | | | | | 4 - THROT | B/W// | Inte | rleave 1 | Factor | | Mille | Thrott | Xe/////// | | 5 - DRIVE | //Driv | e Type . | AFE | | 0 | | you | sevect! | | 6 - HEAD | Mille | Bead Ad | dress // | 4/11/11/11 | 1111111 | 111111111111111111111111111111111111111 | 1111111 | | | 7 - SECT | | Sector A | Address | | | | | | | 8 - CYLL | (11/11/1 | Cylinder | /Addre | ss Low/E | yte/// | 11/11/11/11 | 4/1/11 | | | 9 - CYLH | | | | 0 | | (CXX/// | Kđđr. | night//// | | A - SCNTL | (11/11/1 | sector/ | count/si | ow Byte | 4///// | | | | | B - SCNTH | 1111111 | Sector/ | Count A | igh Byte | 901111 | | | | | C - DATAL | 11111111 | Data Tra | ansfer/ | Address | Low By | K6///// | | | | D - DATAH | 1/1/11/1 | Data/Pro | nsfer/ | Address | Righ/1 | syte ///// | 1/1/1/1/ | | | E - DATARL | 6/11/11/ | Data Tra | ansfer/) | Relogati | on Ado | ress Lo | w Byte | | | F - DATARH | MAM | Data Pro | ansfer/1 | Relocati | on Add | ress Hi | gh Byt | e//////// | | 10 - HDOFST | ESD | EHDT | | F | lead Of | fset | <del></del> | | | 11 - SUBFUN | | Subfunct | tion Co | de | | | | | | 12 - NIOPL | (14/11/4) | Next 10 | B Addr | ess Low | Byte / | Minne | 91111111 | 111111111111111111111111111111111111111 | | 13 - NIOPH | 11111111 | Next TO | B'Addr | ess High | Byte | 1/1/1/1/1/ | 11111111 | MIMIM | | 14 - ECCMH | ECC P | attern I | High | | | | 0 | | | 15 - ECCML | ECC P | attern I | Low | | | | | | | 16 - ECCAL | | ECC Offs | set Byte | e Low | | | | | | 17 - ECCAH | | ECC Offs | set Byte | e High | | | | | Required For Execution #### 2.5.5.3 Detailed Description #### 2.5.5.3.1 Data Buffer Software must allocate a data buffer in system memory before issuing a Read Track Headers command. The total buffer length is four bytes times the total number of sectors on the track, including spare and bad sectors. The 450 counts the actual number of sectors on the drive and uses this value as the number of sectors for the Read Track Headers command. #### 2.5.5.3.2 Implied Seeks The 450 issues an implied seek on a Read Track Headers command. It issues the seek as the first operation after reading the IOPB from system memory. If CHEN and EEF are set, the 450 scans the remainder of the chain for the possibility of initiating overlap seeks. #### 2.5.5.3.3 Seek End The 450 scans the drives, and determines when each drive completes its seek. When the requested drive completes its seek, the 450 accesses the IOPB to determine the command parameters and initiates a search for index. #### 2.5.5.3.4 Pseudo Index vs. Physical Index The 450 has two different format schemes: 440-compatible and 450-standard. Pseudo index and physical index are the same in the 440-compatible format. Pseudo index is delayed from physical index by one sector per track in the 450-standard format. When index arrives under the head, the 450 reads the header from that sector, and transfers the data to the buffer. #### 2.5.5.3.5 Read the Track As each sector arrives under the head, the 450 reads four bytes from the header and transfers them to the buffer. The controller repeats this operation for each sector on the requested track. #### 2.5.5.3.6 Empty the Buffer After it reads a complete track, the 450 DMAs the header data to system memory. #### 2.5.5.3.7 Throttle The throttle is the maximum number of DMA transfers allowed each time the 450 becomes bus master. On a Read Track Headers operation the DMA bursts are at the specified throttle value. The 450 continues the DMA transfer until system memory has all the data. ## 2.5.5.3.8 Incrementing Disk Address The 450 increments the head address by one after it successfully completes a command. If the resulting head address is greater than max head, the 450 resets it and increments the cylinder address. ## 2.5.5.3.9 Completing a Transfer The 450 reads the headers of an entire track (if no errors occur). When it completes the transfer, the 450 updates the two Status bytes, and generates an interrupt, if enabled. The 450 updates the IOPB if AUD is set. The 450 stops a transfer that ends in a hard error, terminates any chained operations, updates the two Status bytes, and generates an interrupt, if enabled. The 450 updates the IOPB if AUD is set. The 450 completes a transfer that ends in a soft error, continues any chained operations, updates the two Status bytes, and generates an interrupt, if enabled. The 450 updates the IOPB if AUD is set. #### 2.5.6 Seek Command (Command Code 5) #### 2.5.6.1 General The Seek command moves the heads of the selected disk drive to the address specified in the IOPB cylinder address. Software uses a Seek command for diagnostic purposes only, since an implied seek is inherent in data transfer commands. The 450 may initiate overlap seeking when software chains IOPBs for different drives. #### 2.5.6.2 IOPB #### 2.5.6.3 Detailed Description A Seek command sends the cylinder address to the disk drive. The 450 scans the drives, and determines when each drive completes its seek. After the drive completes its seek, the 450 marks the associated IOPB complete. The 450 overlaps Explicit Seek commands if the EEF bit is set (like implied seeks). ## 2.5.7 <u>Drive Reset</u> (Command Code 6) #### 2.5.7.1 General A Drive Reset command clears a drive fault and returns the drive to Cylinder 0 (return to zero or recalibrate). ## 2.5.7.2 IOPB ## DRIVE RESET # 2.5.7.3 Detailed Description The Drive Reset command issues a Fault Clear command to the disk drive and then issues a Recalibrate command. Since Recalibrate is a form of the Seek command, the 450 completes the IOPB when the disk drive completes its seek. Returned Value Required For Execution #### 2.5.8 Write Format (Command Code 7) #### 2.5.8.1 General The Write Format command formats a disk with header information. writes header information on the disk, crossing sector, head, and cylinder boundaries, as required. The IOPB is complete when the sector count is zero. To use the Sector Slip function, the drive must be configured properly and software must issue a Set Drive Size command to the 450 (See Section 2.5.8.3.1). ## 2.5.8.2 IOPB ## FORMAT | Bit Number | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|----------|----------|----------|-----------------------------------------|------------------|-----------------------------------------|----------------------------------------|-----------------------------------------| | 0 - COMM | (AUD)// | RELO | CHEN! | ren/// | 11/1/1/1/1/ | ind Code | <u> </u> | | | 1 - IMODE | 0 | (1EV/// | lere// | 1 / 1 . 1 . 1 . 1 | | BEP // | ECC M | | | 2 - STAT1 | #RRS | | 0 | Cantr | ol ler | Type | 0 | DONE | | 3 - STAT2 | | irtor o | t Comple | etion Co | de | | | | | 4 - THROT | 18/W/// | //Inte | rleave/) | Pactor // | /////// | NOUNIU | PhróttI | | | 5 - DRIVE | //orix | Zype/ | AFE | | 0 | | unit | select// | | 6 - HEAD | 1111111 | kéba xa | dréss/// | ///////// | <i>!!!!!!!</i> ! | ////////////////////////////////////// | | | | 7 - SECT | 1/////// | sectot/ | Address | /////////////////////////////////////// | 2000 | 4/11/11/1 | //////// | | | 8 - CYLL | 11/1/1/ | Cy//inde | r Addre | ss Low F | Byte // | 111111111111111111111111111111111111111 | 94/1/9 | /////////////////////////////////////// | | 9 - CYLH | | | | 0 | | | Addr.// | ligh//// | | A - SCNTL | | Sector | Count L | ow Byte | 9/11/16 | MANN | <i>4/4/4</i> | | | B - SCNTH | | søckst/ | Count/B | igh Byt | 4///// | /////////////////////////////////////// | | | | C - DATAL | | Data Tr | ansfer | Address | Low B | yte | | | | D - DATAH | | | | Address | | | | | | E - DATARL | | | | | | dress Lo | | | | F - DATARH | | Data Tr | ansfer | | | dress Hi | gh Byt | е | | 10 - HDOFST | ESD | EHDT | | ] | Head O | ffset | | | | 11 - SUBFUN | | Subfunc | ction Co | de | | | | | | 12 - NIOPL | | Next /10 | PB Addr | ess Low | Byte | 9499119 | 71111111111111111111111111111111111111 | 7000000 | | 13 - NIOPH | 14/11/1 | Next I | PB Addr | ess Hig | h Byte | UUMAA. | 99999 | <u> </u> | | 14 - ECCMH | ECC F | attern | High | | | | 0 | | | 15 - ECCML | ECC F | attern | Low | | | | | | | 16 - ECCAL | | ECC Of | fset Byt | e Low | | | | | | 17 - ЕССАН | | ECC Of | fset Byt | e High | | | | | Required For Execution ## 2.5.8.3 Detailed Description ## 2.5.8.3.1 Allocating Spare Sectors Determine both the maximum number of sectors per track available on the drive and the number of sectors per track you wish to allocate as spares. Set the drive sector switches to the maximum number of sectors per track. The maximum sector number set by the Set Drive Size command equals the total number of sectors per track minus the number of sectors you allocate as spares. For example, if the disk drive supports 34-sectors per track, set the drive sector switches to 34. If you are allocating 2-sectors per track as spares, set the drive size to 32-sectors per track. This automatically allocates two sectors as spares (See Section 3.4.2). ## 2.5.8.3.2 Implied Seeks The 450 issues an implied seek on a Format command. It issues the seek as the first operation after reading the IOPB from system memory. If CHEN and EEF are set, the 450 scans the remainder of the chain for the possibility of initiating overlap seeks. #### 2.5.8.3.3 Test Track Size When the drive completes the seek, the 450 accesses the IOPB and determines the command parameters. The 450 determines if the sector size and max sector are within limits by timing a track, counting sector pulses and checking the size of the sectors. The 450 performs this once per drive, per Unit Select, as part of the Format function. The 450 determines if there are spare or runt sectors on each track, and formats them accordingly. #### 2.5.8.3.4 Sector Coincidence The 450 waits for index and then counts the appropriate number of sector pulses until the sector to be formatted arrives under the heads. #### NOTE If you are interleaving the disk, software must specify the interleave factor at format time so the 450 formats the sectors in the proper sequence. Format full multiples of tracks, starting with Sector 0, to ensure format integrity while interleaving. #### 2.5.8.3.5 Write Header and ECC After the 450 senses the sector pulse for the requested sector, the disk sequencer counts the appropriate number of bytes and writes the Sync bits. It then takes the Header words out of the FIFO, serializes them, generates a new ECC value, and writes the header to the disk. The ECC value generated for the Header words becomes part of the header on the disk. #### 2.5.8.3.6 Sector Data The 450 writes the data field portion of the sector with all zeros. #### 2.5.8.3.7 Incrementing Disk Address The 450 increments the sector address by one. If the resulting sector address is greater than max sector, the 450 resets it to zero and increments the head address. If the resulting head address is greater than max head, the 450 resets the head address to zero and increments the cylinder address by one. An error occurs if the cylinder address is greater than max cylinder when the 450 issues a seek. #### 2.5.8.3.8 Completing a Transfer The 450 decrements the sector count by one each time the disk passes over a sector boundary during formatting. The 450 formats each sector, and then tests the sector count, until all the sectors are formatted. The controller issues a seek each time it increments the cylinder address. When the 450 completes the transfer, it updates the two Status bytes of the IOPB, and generates an interrupt, if enabled. The 450 updates the IOPB if AUD is set. The 450 stops a transfer that ends in a hard error and marks it as complete with error. Any chained operations terminate. The IOPB Address and Relocation Registers point to the IOPB which caused the error. If the transfer ends with a soft error, the 450 continues any chained operations. # 2.5.9 Read Header, Data, and ECC (Command Code 8) #### 2.5.9.1 General The Read Header, Data, and ECC command reads sectors from the disk to the memory locations specified by the data address. The 450 reads an additional eight bytes for each sector (See Table 2-7). Software must specify the interleave factor for the 450 to read the sectors in the correct sequence from the drive. #### NOTE The sector address specified in the IOPB is an absolute value and does not take into consideration any slipped sectors. #### 2.5.9.2 IOPB ## READ HDE | Bit Number | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-------------|----------|----------------------|-------------------------|----------|-----------|-----------|----------|-----------|--|--|--| | 0 - COMM | /A00/// | BELO// | CHEN/ | APN/// | Komman | r Kode | | | | | | | 1 - IMODE | 0 | X81/// | LERR HDP ASR EEF ECC MO | | | | | | | | | | 2 - STAT1 | ERRS | | ) | Cont | roller 1 | уре | 0 | DONB | | | | | 3 - STAT2 | | Britat la | Compl | tion C | de | | | | | | | | 4 - THROT | 18/N/// | //Inte | Xearie/ | eactor// | | ((())(() | Phrotel | 6////// | | | | | 5 - DRIVE | 1/18686 | 6/19466// | AFE | | 0 | | ( back | select/ | | | | | 6 - HEAD | | Bead Ado | tress/// | 11/1/11/ | 11111111 | 11111111 | 11111111 | 11111111 | | | | | 7 - SECT | | sector/1 | kădress | MAMA | 111111111 | 00000 | | 111111111 | | | | | 8 - CATT | 1111111 | cylinder<br>cylinder | Addres | es Lon s | syte//// | 111111111 | | 11111111 | | | | | 9 - CYLH | | | ( | ) | | CEX | Kddr///B | 198///// | | | | | A - SCNTL | | Sector A | count se | w Byte | 111111111 | | | | | | | | B - SCNTH | | sector/ | munt/H | gh Byte | 4/////// | | 11111111 | 11111111 | | | | | C - DATAL | MAIN | data Tra | msfer/I | ddtess, | Low Byt | £111111 | | | | | | | D - DATAH | (111111) | rate/Ata | nater/ | ddress | stight by | HE///// | | | | | | | E - DATARL | 1111111 | data Ara | inster/1 | (elocati | on Moor | ere lio | Wayte! | | | | | | F - DATARH | (111111) | vacid/rec | dzzer/1 | leløcati | on sour | 698/81 | SW BYKE | 11/1/11/1 | | | | | 10 - HDOFST | ESD | EHDT | | | lead Off | | | | | | | | 11 - SUBFUN | | Subfunct | ion Cod | le | | | | | | | | | 12 - NIOPL | MAININ | Next You | B Kadi | ss Low | Byte/// | | 11111111 | 111111111 | | | | | 13 - NIOPH | | NOXX XOI | | | | 11111111 | | | | | | | 14 - ECCMH | | attern E | | | | | 0 | | | | | | 15 - ECCML | ECC Pa | attern I | OW | | | | | | | | | | 16 - ECCAL | I | CC Offs | et Byte | Low | | | | | | | | | 17 - ECCAH | | CC Offs | | | | | | | | | | Required For Execution #### 2.5.9.3 Detailed Description #### 2.5.9.3.1 Implied Seeks The 450 issues an implied seek on a Read Header, Data, and ECC command. It issues the seek as the first operation after reading the IOPB from system memory. If CHEN and EEF are set, the 450 scans the remainder of the chain for the possibility of initiating overlap seeks. #### 2.5.9.3.2 Seek End The 450 scans the drives to determine when each drive completes its seek. #### 2.5.9.3.3 Sector Coincidence The 450 waits for index from the drive, counts the appropriate number of sector pulses (to locate the specified sector), and reads the sector. System software must specify the interleave factor in the IOPB. #### 2.5.9.3.4 Read Data The disk sequencer waits for the Sync bits of the header field. As the 450 reads the header from the disk, it deserializes it and places it into the FIFO buffer. After the 450 reads two Header words into the FIFO, the sequencer waits for the Sync bits of the data field. After synchronizing with the data field, the 450 reads the data in, deserializes it, and puts it into the FIFO buffer. The ECC words at the end of the data field are the last two words it reads. When data is available at the other end of the FIFO, the 450 requests the bus and transfers the data to memory. The 450 transfers an additional eight bytes per sector, which are the header and ECC fields. #### 2.5.9.3.5 Throttle The throttle is the maximum number of transfers allowed each time the 450 becomes bus master. On a Read Header, Data, and ECC operation, the first DMA requests are at minimum value since the limiting factor of the burst length is the number of words available from the FIFO. After the initial few DMA bursts, the typical burst length increases, possibly approaching the throttle limit. The 450 continues to transfer words until the sector count overflows and the buffer is empty. #### 2.5.9.3.6 ECC This command does not support ECC. The 450 reads the two ECC words written on the sector and places them into memory as data. ## 2.5.9.3.7 Incrementing the Disk and Cylinder Addresses The 450 increments the sector address after it reads a sector. It does not increment the head address on this command. ## 2.5.9.3.8 Completing a Transfer At the end of each sector, the 450 decrements the sector count and tests it to determine if the transfer is complete. If the transfer is not complete, it transfers the next sector. A Disk Sequencer error occurs if the sector address is greater than the physical number of sectors on the disk. When the 450 completes the transfer, it updates the Status bytes of the IOPB, and generates an interrupt, if enabled. The 450 updates the IOPB if AUD is set. The 450 stops a transfer that ends with a hard error, updates the two Status bytes of the IOPB, and generates an interrupt, if enabled. Any chained operations halt. The IOPB Address and Relocation Registers point to the IOPB which caused the error. The 450 updates the IOPB if AUD is set. If the transfer ends with a soft error, the 450 updates the two Status bytes of the IOPB, and generates an interrupt, if enabled. Any chained operations continue. The 450 updates the IOPB if AUD is set. The 450 does not set ERR in the CSR on a soft error. SECTOR SIZE AND BYTE NUMBER WITHIN SECTOR | Sector Size | 256-Byte | <u>512-Byte</u> | <u>N-Byte</u> | |-------------------------------------------------|----------|-----------------|---------------| | Cylinder Address Low | 1 | 1 | 1 | | Cylinder Address High<br>and Sector Address 64/ | 2<br>128 | 2 | 2 | | Head Number | 3 | 3 | 3 | | Sector and Drive Type | 4 | 4 | 4 | | Sector Data | 5–260 | 5–517 | 5-N+4 | | Data ECC | 261-264 | 517-520 | (N+5) - (N+8) | TABLE 2-7. HEADER, DATA, AND ECC BYTES DESCRIPTION #### 2.5.10 Read Drive Status (Command Code 9) #### 2.5.10.1 General On a Read Drive Status command, the 450 posts configuration information, and specific Drive Type and status information, for the selected drive. #### 2.5.10.2 IOPB # READ DRIVE STATUS 6 5 4 3 2 1 | Bit Number | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|----------|-----------|----------|---------|-------------|---------|---------|-----------------| | 0 - COMM | ÁUD | RELO | (CHEN/ | XEN// | Comma | nd/Code | | | | 1 - IMODE | 0 | (XXX/// | ZERK/ | 1000/// | /XSR// | EEF | ECC M | ode | | 2 - STAT1 | EHRS | | 0 | Con Fi | Hilet | type 📗 | 0 | DONE | | 3 - STAT2 | | THE COM O | a kanan | etion ( | dė | | | | | 4 - THROT | B/W | Inte | rleave 1 | Factor | | | thiotil | 4////// | | 5 - DRIVE | prive | \$\$66!// | (N#X/// | | | | (ADHAR) | \$6Xe94// | | 6 - HEAD | | Head Ad | ¢±ese | | | | | | | 7 - SECT | | Sector! | Address | | | | | | | 8 - CYLL | | фуцтице | и Адфие | ss Low | Byte | | | | | 9 - CYLH | | | | 0 | | CY1. A | adr. Hi | g <b>þ</b> iiii | | A - SCNTL | ONCL | PDHD | WRPI | DPB | SKER | DBLT: | | d:!!!!!!! | | B - SCNTH | | Bilthwar | e Revis | ion Lev | e <u>11</u> | | | | | C - DATAL | | By Leal P | er Sect | or Low | | | | | | D - DATAH | | Bytes B | er Sect | on High | | | | | | E - DATARL | | Actival . | Sectors | per pr | adk | | | | | F - DATARH | | Data Tr | ansfer | Relocat | ion Add | ress Hi | gh Byte | | | 10 - HDOFST | ESD | BHDT | | | нена (Н | fBet | | | | 11 - RES | | | | 0 | | | | | | 12 - NIOPL | | next/xe | PB Addz | ess/Low | /byte// | 00000 | | | | 13 - NIOPH | (11/11/1 | Next/xo | PR Addi | éss/Hig | h Byte | | | | | 14 - ECCMH | ECC P | attern | High | | | | 0 | | | 15 - ECCML | | ECC Pat | tern Lo | W | | | | | | 16 - ECCAL | | ECC Off | set Byt | e Low | | | | | | 17 - ECCAH | | ECC Off | set Byt | e High | | | | | | | | | | | - | | | | Required For Execution Returned Value ## 2.5.10.3 Detailed Description Read Drive Status has two purposes: it indicates the current size of the Drive Type specified, and the status of the drive unit specified. The IOPB must contain the Drive Type and Unit Number in the Drive Type/Unit Select byte. The 450 returns these values in Bytes 6 through E, and 10, of the resulting IOPB. This command does not require the Drive Type to match the Unit Number of a disk drive. #### 2.5.10.3.1 Returned Values On a Read Drive Status command, the 450 returns the following information: <u>Drive Type Specified</u> 450 <u>Selected Drive</u> Maximum Sector Maximum Head Maximum Cylinder Code Revision Sector Size Adaptive Format Flag Drive Status Number of Sectors/Track Head Offset Embedded Servo Drive #### 2.5.10.3.2 Drive Status The 450 selects the drive, latches the following information, and releases the drive. Byte A contains the latched drive information. Drive Status -- (IOPB Byte A) | | | | 1 | 7 | 1 | 6 | I | 5 | 1 | 4 | ١ | 3 | ı | 2 | 1 | 1 | ı | 0 | 1 | |------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------|-----------|------------------|------------|------------------|-----------------|--------------------|-------------------|----------------|--------------------|-------------|------|------------|----------|------|------|-----------|----------| | DISK F<br>DISK W<br>DUAL F<br>SEEK F<br>DISK F | READY (L)<br>VRITE-PROTECT<br>PORT DRIVE BU<br>ERROR (H) | 「 (H)<br>USY (H) | | | | | | | | | | | | | | | | | | | BIT | MNEMONIC | | | | | M | EAN | ING | | | | | | | | | | | | | 7 | ONCL | ON-CYLINDER<br>drive whose<br>If the dri-<br>seeking.<br>are not pos | ve<br>If | lriv<br>is<br>ON | e n<br>cL | umb<br>ady<br>is | er<br>ar<br>set | is<br>nd (<br>:, t | in<br>DNCI<br>:he | the<br>i<br>he | e Di<br>s c<br>ads | cive<br>lea | e by | yte<br>the | of<br>dr | th: | is : | OPE<br>no | 3.<br>ot | | 6 | DRDY | DISK READY | (L | ) – | Wh | en d | cle | ar, | the | e s | ele | cte | d d | riv | e i | s re | eady | 7• | | | 5 | WRPT | DISK WRITE write-prote | -Pl | ROTE | CT | (H | ) - | - W | hen | S | et, | th | e i | sel | ect | ed | dis | k i | İs | | 4 | DPB | DUAL PORT E<br>dual port<br>Clear indic | dr | ive | wh | ich | is | 5 C | onne | ecto | ed | to | and | othe | er ( | cont | ro] | ller | r. | | 3 | SKER | HARD SEEK I<br>seek error | ERI<br>in | ROR<br>it | (H)<br>s l | -<br>ogid | Se | ts | if | the | se | elec | tec | i di | rive | e re | poı | ts | a | | 2 | DFLT | DISK FAULT<br>of fault in | (H | ) -<br>ts : | Se<br>log | ts : | if | the | se. | lec | ted | dr: | ive | re | por | ts a | any | tyr | æ | | 0,1 | | RESERVED. | | | | | | | | | | | | | | | | | | #### 2.5.10.3.3 Drive Type Parameters - o Maximum Sector - o Maximum Head - o Maximum Cylinder - o Head Offset - o Embedded Servo Drive The 450 loads the drive size parameters into Bytes 6 through 9, and 10H. It loads the maximum sector value into Byte 7; the maximum head value into Byte 6; and the maximum cylinder value into Bytes 8 and 9. The 450 returns the head offset value and the status of the embedded servo flag (typically zero for a drive that does not have fixed and removable media) in Byte 10H. The Embedded Servo Select bit is also located in Byte 10H (set it to zero for drives that do not have fixed and removable media). #### 2.5.10.3.4 450 Parameters The Read Drive Status command provides the sector size in bytes per sector, the adaptive format flag, and firmware revision of the 450. Byte B contains a Revision Code where l=A, 2=B, etc. Bytes C and D contain the number of bytes per sector. The 450 defines the Drive Type/Unit Select byte (IOPB Byte 5), bit 4, as the Adaptive Format bit (AFE). This bit indicates the 450 format configuration: 440 or 450. When set, the controller accepts the 450-standard format (i.e., the sectors are skewed). Clear indicates the controller is 440-compatible. Revision C (and future revisions) of the 450 microcode include this bit. #### 2.5.10.3.5 Drive Parameters The 450 counts the total number of sectors per track. This number includes all sectors, even if one of the sectors is too small (runt sector) to be a data sector. The 450 returns this count in Byte E. # 2.5.11 Write Header, Data, and ECC (Command Code A) #### 2.5.11.1 General This command writes the header, data, and ECC for one or more sectors. The 450 takes the header, data, and ECC from memory, as specified by the data transfer address. It then writes eight additional bytes per sector on the disk (Table 2-7 illustrates the order of the bytes). System software must specify the interleave factor for the 450 to write sectors in the correct order on the disk. #### NOTE The sector address specified in the IOPB is an absolute value and does not take into consideration any slipped sectors. ## 2.5.11.2 IOPB ## WRITE HDE | Bit Number | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |-------------|-----------|-------------|-----------|------------------------------------|----------|-----------------------------------------|----------|------------|--|--|--|--| | 0 - COMM | /A000/// | DELO/ | CHEW/ | XEN/// | Comma | nd Code | | | | | | | | 1 - IMODE | 0 | iet// | TERR | IBRE HOP // ASE // EEP // ECC Mode | | | | | | | | | | 2 - STAT1 | ERRS | | ) | Contr | b1.1et | Гуре | 0 | DONE | | | | | | 3 - STAT2 | | error o | Comple | tion Co | de | | | | | | | | | 4 - THROT | B/W// | Ante | Leave A | sactor// | 1/1/1/1/ | (111111) | Phrotis | 6////// | | | | | | 5 - DRIVE | 10000 | 2000 | AFE | | 0 | | Minist | Solect// | | | | | | 6 - HEAD | | dead Add | iress/// | | 9944 | 7774114 | 1111111 | 11/1/1/1/ | | | | | | 7 - SECT | (11/1/11) | sector 1 | (ddress | 11/1///// | 1////// | MAMA | 1111111 | | | | | | | 8 - CYLL | MAIA | YYYnde i | Addres | ss Low E | yte /// | | | | | | | | | 9 - CYLH | | | ( | ) | | CEXUN | KOOH!!/X | 15698///// | | | | | | A - SCNTL | | ector/l | some re | N BYES | | | | | | | | | | B - SCNTH | 11/1/1/ | sector/r | distil Hi | igh Byte | | | | | | | | | | C - DATAL | | december of | mster/A | Mares 9 | Low By | te////// | | | | | | | | D - DATAH | 11/1/11 | setal Tre | odstex/1 | darésa | Bigh B | YX&///// | | | | | | | | E - DATARL | | ata tes | oletet 1 | kelocati | ód/Xđã | resa Xov | (Byte) | | | | | | | F - DATARH | 11111111 | ista Itra | dister i | kélócáti | on Add | ress/Hic | th Byte | | | | | | | 10 - HDOFST | ESD | EHDT | | | ead Of | | | | | | | | | 11 - SUBFUN | | Subfunct | ion Cod | ie | | | | | | | | | | 12 - NIOPL | (1///// | lest to | B Kdare | 555/K0W | Býte// | /////////////////////////////////////// | | | | | | | | 13 - NIOPH | 11/1/1/1 | text top | B kddre | se High | Byte | MAMA | //////// | | | | | | | 14 - ECCMH | ECC Pa | ttern E | ligh | | | | 0 | | | | | | | 15 - ECCML | ECC Pa | ttern I | ·O# | | | | | | | | | | | 16 - ECCAL | I | CC Offs | et Byte | Low | | | | | | | | | | 17 - ECCAH | I | ECC Offs | et Byte | High | | | | | | | | | Required For Execution #### 2.5.11.3 Detailed Description #### 2.5.11.3.1 Data Buffer System software must create a data buffer in system memory before issuing the IOPB for a Write Header, Data, and ECC command. The first four bytes in the buffer comprise the Header bytes. (The following diagrams illustrate the proper layout for these bytes.) The next 512 bytes (for 512-byte sectors) comprise the data to be written on the sector. The last four bytes comprise the ECC bytes to be written on the sector. ## 2.5.11.3.1 Data Buffer (continued) #### Buffer Byte 3 | | 1 | 7 | 1 | 6 | 1 | 5 | 1 | 4 | 1 | 3 | I | 2 | l | 1 | 1 | 0 | 1 | |---------------|---|---|---|---|---|---|---|---|---|---|---|-----|---|-----|---|--------|---| | DRIVE TYPE | | | | | | | | | | | | | | 1 | | | | | SECTOR BIT 32 | | | | | | i | | i | | i | | i | | i | | i | | | SECTOR BIT 16 | | | | | | | | i | | i | | i | | ŀ | | 1 | | | SECTOR BIT 8 | | | | | | | | ' | | i | | | | - 1 | | l<br>I | | | SECTOR BIT 4 | | | | | | | | | | ' | | - 1 | | ! | | - | | | SECTOR BIT 2 | | | | | | | | | | | | _! | | ! | | - | | | SECTOR BIT 1 | | | | | | | | | | | | | | _1 | | - | | | | | | | | | | | | | | | | | | | I | | ## 2.5.11.3.2 Implied Seeks The 450 issues an implied seek on a Write Header, Data, and ECC command. It issues the seek as the first operation after reading the IOPB from system memory. If CHEN and EEF are set, the 450 scans the remainder of the chain for the possibility of initiating overlap seeks. ## 2.5.11.3.3 Filling The Buffer When the drive completes its seek, the 450 accesses the IOPB to determine the command parameters, and begins to fill the buffer. The 450 searches for a requested sector when the buffer contains one sector of data. This ensures enough data is available in the buffer at the start of the Write operation. #### 2.5.11.3.4 Sector Coincidence The 450 waits for the index pulse from the drive, counts the appropriate number of sector pulses (to locate the specified sector), and writes that sector. System software must specify the interleave factor in the IOPB. #### 2.5.11.3.5 Write Data The disk sequencer counts the appropriate number of bytes after sector coincidence, and then writes the Sync bits. It takes two words out of the FIFO, serializes them, generates a new ECC value, and writes them and the ECC to the disk as the new header. The sequencer counts an appropriate number of bytes and then writes the Data Sync bits. It takes the data from the FIFO, serializes it, and writes the data to the disk. As the sequencer removes data from the FIFO, system memory replaces it with the appropriate DMAs. ## 2.5.11.3.6 Throttle The throttle is the maximum number of DMA transfers allowed each time the 450 becomes bus master. On a Write Header, Data, and ECC operation, the first DMA bursts are at maximum value until the buffer fills. After the 450 starts moving words to the disk, the typical burst is less than the throttle value. The 450 continues to transfer data until the buffer has enough data to complete the operation. #### 2.5.11.3.7 ECC After the 450 writes the data field, it takes the ECC words from the buffer and writes them to the disk. #### 2.5.11.3.8 Incrementing Disk Address The 450 increments the sector address by one. The 450 does not increment the head address on this command. #### 2.5.11.3.9 Completing a Transfer The 450 decrements the sector count by one each time it increments the DMA address over a sector boundary. The 450 tests the sector count each time it transfers a sector. If the transfer is not complete, it transfers the next sector. A Disk Sequencer error occurs if the sector address increments beyond max sector. When the 450 completes the transfer, it updates the two Status bytes of the IOPB, and generates an interrupt, if enabled. The 450 updates the IOPB if AUD is set. The 450 stops a transfer that ends with a hard error, updates the two Status bytes of the IOPB, and generates an interrupt, if enabled. Any chained operations halt. The IOPB Address and Relocation Registers point to the IOPB which caused the error. The 450 updates the IOPB if AUD is set. If the transfer ends with a soft error, the 450 updates the two Status bytes of the IOPB, and generates an interrupt, if enabled. Any chained operations continue. The 450 updates the IOPB if AUD is set. ## 2.5.12 <u>Set Drive Size</u> (Command Code B) #### 2.5.12.1 General The Set Drive Size command allows system software to configure the drive size parameters. Software modifies the parameters for the Drive Type specified in Byte 5. Byte 7 specifies the new max sector value; Byte 6 specifies the new max head value; and Bytes 8 and 9 specify the new max cylinder value (Byte 9 is the most significant byte). Byte 10H specifies the head offset value; set bit 7 (ESD) if you are using an embedded servo drive. Power-up, or a Multibus INIT/, resets any size parameters modified by a Set Drive Size command to the default values in EPROM. #### 2.5.12.2 IOPB ## SET DRIVE SIZE | Bit Number | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----------------------------------------|----------|-----------------|----------|----------|----------|----------|-----------| | 0 - COMM | 1000 | RELO | (chen/ | 1200/// | Contra | ha/kdae | | | | 1 - IMODE | 0 | ARY!/ | IBRE/ | HDE/// | KSR// | PEE// | /BCC/N | tode///// | | 2 - STAT1 | ERRS | | 0 | Dom t | roller | Гуре | 0 | DONE | | 3 - STAT2 | | rrar þ | t Compl | etion C | ode | | | | | 4 - THROT | B/W | Inte | rleave 1 | Factor | | | ektbelts | 1////// | | 5 - DRIVE | //origin | 1/2010/1 | | | 0 | | Unit | Select | | 6 - HEAD | 11111111 | ombet/ | øf Read | 3/////// | | | 1111111 | | | 7 - SECT | 11/11/2 | Kombér / | of Sect | ots ber | Track/ | | | | | 8 - CYLL | | lumbet/1 | at Cylin | deks/x | ow////// | | | | | 9 - CYLH | | | | 0 | | Nol/Cy | V/NXQt | | | A - SCNTL | 9 | Sector ( | Count Lo | ow Byte | | | | | | B - SCNTH | | Sector ( | Count H: | igh Byt | е | | | | | C - DATAL | Γ | ata Tra | ansfer <i>l</i> | Address | Low By | te | | | | D - DATAH | | ata Tra | ansfer A | Address | High B | yte | | | | E - DATARL | Ι | ata Tra | ansfer l | Relocat | ion Add | ress Lov | w Byte | | | F - DATARH | Γ | ata Tra | ansfer I | Relocat | ion Add | ress Hi | gh Byte | | | 10 - HDOFST | /Esp/// | | | wead of | ****//// | | | | | 11 - RES | | | | | 0 | | | | | 12 - NIOPL | 111/1/1/8 | week/xxx | HANGEL | SSE/KOW | 18446/11 | | /////// | | | 13 - NIOPH | 111111111111111111111111111111111111111 | 16xt/101 | eb kaat | ess nig | b/Byte/ | | | | | 14 - ECCMH | ECC Pa | ttern E | High | | | | 0 | | | 15 - ECCML | ECC Pa | ttern I | OM | | | | | | | 16 - ECCAL | E | CC Offs | set Byte | ⊇ Low | | | | | | 17 - ECCAH | E | CC Offs | et Byte | e High | | | | | Required For Execution #### 2.5.12.3 Detailed Description The Set Drive Size command allows you to customize the 450 to operate with drives of any number of sectors, heads and cylinders. #### 2.5.12.3.1 Disk Sectors Per Track The IOPB must contain the maximum value of sectors per track minus one. If the disk you are using has 32-sectors per track, the 450 refers to them as Sectors 0 through 31. Enter 1FH in Byte 7 (the hexadecimal equivalent of 31). #### 2.5.12.3.2 Disk Heads Per Cylinder The IOPB must contain the maximum value of disk heads minus one. If the disk you are using has 19 heads, the 450 refers to them as Heads 0 through 18. Enter 12H in Byte 7. If you are specifying a Drive Type for a fixed/removable disk, system software must set the maximum head value for the fixed or removable sections. For example, the Drive Type that specifies the removable portion of a CDC 96 MB CMD drive has a maximum head address of one, since it has two heads; the Drive Type that specifies the fixed portion of the disk has a maximum head address of four, and a head offset value of 10H. #### 2.5.12.3.3 Disk Cylinders The IOPB must contain the maximum value of cylinders minus one. If the disk you are using has 823 cylinders, the 450 refers to them as Cylinders 0 through 822. Enter 36H in Byte 8 and 03 in Byte 9 (336H is the hex equivalent of 822). ## 2.5.12.3.4 Head Offset / Embedded Servo Drive (IOPB Byte 10) System software must specify a head offset value for fixed/removable drives such as the CMD and Lark. Software specifies two Drive Types: one Drive Type specifies the removable portion of the drive; the other specifies the fixed portion. The offset value is a hex number which the 450 adds to the head number in order to select either the fixed or removable portion of the disk. The head offset value for the removable portion of a CMD is zero; the head offset value for the fixed portion is 10H. Reference the appropriate vendor manual to determine the head offset values for the fixed and removable portions of the disk. When bit 7 in IOPB Byte 10 is set, software selects a seek after every Head Change mode (required by embedded servo disk drives). Configure the embedded servo drive to the mode that requires the 450 to issue a seek on each head change. The drive requires this seek to lock onto the new track (See Sections 2.5.10 and 2.5.12). # 2.5.12.3.4 Head Offset / Embedded Servo Drive (continued) Head Offset / Embedded Servo Drive — (IOPB Byte 10) | | 1 | 7 | ı | 6 | | 5 | 1 | 4 | 1 | 3 | ı | 2 | i | 1 | I | 0 | i | |-------------------------------------------------------------|---|---|---|------|--|---|---|----------------|---|----------------|---------------|----------------|---|---|---|---|---| | EMBEDDED SERVO DRIVE ENABLE HEADER DRIVE TYPE 0 HEAD OFFSET | | _ | | <br> | | | | <br> <br> <br> | | <br> <br> <br> | <del></del> - | <br> <br> <br> | | | | | | ## 2.5.12.3.5 Enabling Header Drive Type 0 (902-450-9xx Series Only) Enable Header Drive Type 0 by setting bit 6 in the Head Offset byte, during a Set Drive Size command, for the drive you wish to reset. You can selectively enable this option on a per Drive Type basis. When using a Drive Type that enables Drive Type 0, all operations that compare headers expect a zero in the Header Drive Type. The 450 puts a zero in the Header Drive Type during Format operations (See Section 2.6.6.5). #### 2.5.12.3.6 Default Parameters Power-up, or a Multibus INIT/, resets the drive size parameters to the default parameters in EPROM. The following table describes the defaults: | <u>Drive Type</u> | MB | <u>Heads</u> | ESD | <u>Cylinder</u> | Sector | <u>Drive</u> | |----------------------|-----------------------|----------------------|-------------|---------------------------|-----------------------|-----------------------------------------------------------| | 00<br>01<br>02<br>03 | 300<br>80<br>474<br>* | 19<br>5<br>20<br>255 | 0<br>0<br>0 | 823<br>823<br>842<br>2047 | 32<br>32<br>46<br>128 | CDC 9766<br>CDC 9762<br>Fujitsu 2351<br>(Maximum Config.) | TABLE 2-8. DEFAULT PARAMETERS #### 2.5.13 <u>Self Test Command</u> (Command Code C) #### 2.5.13.1 General The Self Test command starts the same self test that runs automatically on power-up. The 450 reports a success status if it successfully completes the test. If an error occurs, the 450 reports the appropriate error status. Only use this command if CHEN is clear. #### 2.5.13.2 IOPB ## SELF TEST Required For Execution ## 2.5.14 <u>DMA Test</u> (Command Code D) ## 2.5.14.1 General The DMA Test command is for diagnostic purposes only. It verifies whether the 450 can successfully DMA to and from system memory. The DMA Test command reads the first 16 bytes of the IOPB into the 450 FIFO, then DMAs them to the IOPB address plus 32. The 450 does not update Status Bytes 1 or 2 on this command, and it will not run the DMA test if EEF and DONE are set at the same time. Zero IMODE (Byte 1) and STAT1 (Byte 2) before issuing a DMA Test command. Bytes 3 through OF can be any pattern desired. This command allows fast verification of 450 operation before system software is ready to test. ## 2.5.14.2 IOPB ## DMA TEST | Bit Number | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------------------------------------------------------------------|----------|--------|--------------------|--------|-----------|---------------|---------------| | 0 - COMM | AUD | RELO | CHEN | ZEN // | Comman | d Code | 1111110 | MAMA | | 1 - IMODE | 0 | (YEI/// | APRR/ | (HDP/// | ASR// | (EBF// | ECC 1 | tode///// | | 2 - STAT1 | ERRS | | ) | | roller | | 0 | DONE | | 3 - STAT2 | /////Error or Completion Code //////////////////////////////////// | | | | | | | | | 4 - THROT | B/W/// Interleave | | | Factor //////Throt | | | Thrott] | e////// | | 5 - DRIVE | Drive Type AFE | | | 0 | | | Unit Select// | | | 6 - HEAD | /////Read Address /////////////////////////////////// | | | | | | 00000 | | | 7 - SECT | Sector Address | | | | | | | 12/1/11/11/11 | | 8 - CYLL | 11/11/18 | Cylinder | Addres | s Low | Byte 🚧 | 111111111 | (4)44) | 000000 | | 9 - CYLH | | | ( | ) | | Cyl. | Addr.// | ligh //// | | A - SCNTL | Sector Count Low Byte | | | | | | | | | B - SCNTH | Count High Byte | | | | | | | | | C - DATAL | /////Data Transfer Address Low Byte//////////////////////////////////// | | | | | | | | | D - DATAH | Data Pransfer Address High Byte | | | | | | | | | E - DATARL | Data Transfer Relocation Address Low Byte | | | | | | | | | F - DATARH | ///// Data Transfer Relocation Address High Byte | | | | | | | | | 10 - HDOFST | ESD EHDT Head Offset | | | | | | | | | 11 - SUBFUN | Subfunction Code | | | | | | | | | 12 - NIOPL | Next IOPB Address Low Byte | | | | | | | | | 13 - NIOPH | Next IOPB Address High Byte | | | | | | | | | 14 - ECCMH | ECC Pattern High 0 | | | | | | | | | 15 - ECCML | ECC Pattern Low | | | | | | | | | 16 - ECCAL | ECC Offset Byte Low | | | | | | | | | 17 - ECCAH | ECC Offset Byte High | | | | | | | | Required For Execution ## 2.5.15 <u>Maintenance Buffer Load</u> (Command Code E) #### 2.5.15.1 General The Maintenance Buffer Load command is for diagnostic purposes only. It sets an address in the 450 which the Maintenance Buffer Dump command uses. Only chain a Maintenance Buffer Load command to a Maintenance Buffer Dump command. Write a pattern in memory, starting at the specified buffer address, to implement a Maintenance Buffer Load command (the buffer is 200H-bytes long). #### 2.5.15.2 IOPB ## BUFFER LOAD | Bit Number | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----------------------------------------------------------------------------|----------|---------------|--------|----------|----------|---------|--------| | 0 - COMM | /MSSD/// NELG// /CHEN/////MSS/// Konduladd/RDAdd/ | | | | | | | | | 1 - IMODE | 0 | /XXX//// | /X*****// | HDP | ASR | EEF | ECC M | ode | | 2 - STAT1 | ERRS | | 0 | Conti | diller i | ry Helli | 0 . | DONE | | 3 - STAT2 | | Ги Гфи ф | d (Change)) o | tion c | de: | | | | | 4 - THROT | 1818/// | Inte | rleave E | actor | | | Chrocks | | | 5 - DRIVE | Driv | е Туре | AFE | | 0 | | Unit | Select | | 6 - HEAD | | Head Ad | dress | | | | | | | 7 - SECT | | Sector A | Address | | | | | | | 8 - CYLL | Cylinder Address Low Byte | | | | | | | | | 9 - CYLH | | | ( | ) | | Cyl. A | Addr. H | igh | | A - SCNTL | Sector Count Low Byte | | | | | | | | | B - SCNTH | Sector Count High Byte | | | | | | | | | C - DATAL | ////////////////////////////////////// | | | | | | | | | D - DATAH | /////XVatra/Mradefrex/Addor/exe/Argb//by/xe//////////////////////////////// | | | | | | | | | E - DATARL | /////Naxe/Tlenster/Beyocation/Adducte/Not/Refe///////// | | | | | | | | | F - DATARH | /////pake/Ataneter/Belocalion/Bookese/High/Biffe////// | | | | | | | | | 10 - HDOFST | ESD EHDT Head Offset | | | | | ****** | | | | 11 - SUBFUN | Subfunction Code | | | | | | | | | 12 - NIOPL | /////Mexx/1000 Address/Low/Byte/////////////////////////////////// | | | | | | | | | 13 - NIOPH | //////Next/10PB/Xddfess/High/Byte/////////////////////////////////// | | | | | | | | | 14 - ECCMH | ECC Pattern High 0 | | | | | | | | | 15 - ECCML | ECC Pattern Low | | | | | | | | | 16 - ECCAL | ECC Offset Byte Low | | | | | | | | | 17 - ECCAH | | ECC Offs | set Byte | e High | | | | | Required For Execution # 2.5.16 <u>Maintenance Buffer Dump</u> (Command Code F) #### 2.5.16.1 General The Maintenance Buffer Dump command is for diagnostic purposes only. The 450 DMAs exactly 200H-bytes of data from the address specified in the Maintenance Buffer Load command into the FIFO buffer. After the 450 completes the DMA, it DMAs the data from the buffer back to the memory address specified in this command. Only chain a Maintenance Buffer Dump command to a Maintenance Buffer Load command (reset EFF before setting CHEN). ## 2.5.16.2 IOPB ## BUFFER DUMP | Bit Number | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------------------------------------------------------------------|------|----------|-------|--------|---------|-------------|----------| | 0 - COMM | AUD // RBLO / CHEN IBN // Command Code /////// | | | | | | | | | 1 - IMODE | 0 XEY// XERK HDP ASR EEF EG | | | | | ECC M | ECC Mode | | | 2 - STAT1 | ERRS | ( | ) | ¢anti | ol ler | rype | 0 | DONE | | 3 - STAT2 | Britar ar Completion Code | | | | | | | | | 4 - THROT | B/W/1, | Inte | cleave E | actor | | 11/1/11 | PHLOTE | 6/////// | | 5 - DRIVE | Drive | Туре | AFE | 0 | | | Unit Select | | | 6 - HEAD | Head Address | | | | | | | | | 7 - SECT | Sector Address | | | | | | | | | 8 - CYLL | Cylinder Address Low Byte | | | | | | | | | 9 - CYLH | | | | ) | | Cyl. A | Addr. H | igh | | A - SCNTL | Sector Count Low Byte | | | | | | | | | B - SCNTH | Sector Count High Byte | | | | | | | | | C - DATAL | /////Deta/Transfet/Address/Low/Byte/////////////////////////////////// | | | | | | | | | D - DATAH | /////Date/Transfer/Addiess/Bigb/Byte/////////////////////////////////// | | | | | | | | | E - DATARL | /////Data/Transfet/Relocation/Address/Low/ByKe///////// | | | | | | | | | F - DATARH | /////bata Transfer/Relocation/Address Bigh Byte////// | | | | | | | | | 10 - HDOFST | ESD EHDT Head Offset | | | | | | | | | 11 - SUBFUN | Subfunction Code | | | | | | | | | 12 - NIOPL | Next IOPB Address Low Byte | | | | | | | | | 13 - NIOPH | Next IOPB Address High Byte | | | | | | | | | 14 - ECCMH | ECC Pattern High 0 | | | | | | | | | 15 - ECCML | ECC Pattern Low | | | | | | | | | 16 - ECCAL | ECC Offset Byte Low | | | | | | | | | 17 - ECCAH | ECC Offset Byte High | | | | | | | | Required For Execution ## 2.5.17 Read Defect Map (Command Code 8, Subfunction 1) (902-450-9xx Only) #### 2.5.17.1 General The Read Defect Map command reads the external defect format or flaw information certain drive manufacturers write on the media. You lose this information when you format or write the disk. Your version of the 450 may not support this optional command (in which case, a Disk Sequencer error, or a normal Read Header, Data, and ECC function occurs). Only the 902-450-9xx series 450 supports this feature. #### NOTE This command is only valid if: a) the manufacturer writes the information onto the disk; and b) it is issued before the disk is formatted for the first time. #### 2.5.17.2 IOPB ## READ DEFECT MAP | | _ | | | | | | | <del></del> | |-------------|-------------------------------------------------------------------------|---------------------------------------------------------------|-----------|-------------------|----------|-----------|---------|-------------| | Bit Number | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 - COMM | AUD // | RELO | CHEN/ | 120// | Comma | nd stode | | | | 1 - IMODE | 0 | 100X// | Tere/ | 1808/// | XSX/ | EEF | ECC | Mode | | 2 - STAT1 | ERR\$ | | 0 | Cont | tof7## | Pype | 0 | DONE | | 3 - STAT2 | | itadti d | t (Compil | etijon () | de IIII | | | | | 4 - THROT | 18/18/// | Inte | rleave | Factor | | | PKXXXX | X4////// | | 5 - DRIVE | // Strong | Type | APB | | 0 | | 100114 | /84Xec/v// | | 6 - HEAD | | sééd Ad | Oxesa// | | /////// | | | | | 7 - SECT | | ector/ | Kodovece | //////// | | | | | | 8 - CYLL | | XIInde | t/Addre | 55/140 <b>0</b> / | Byt #/// | | | | | 9 - CYLH | | | | 0 | | (24X// | xoor// | #5/4/ | | A - SCNTL | | /////Sector/count/low/Byte/////////////////////////////////// | | | | | | | | B - SCNTH | /////Sectout/Commat/Migh/Myte/////////////////////////////////// | | | | | | | | | C - DATAL | /////para bransier Address Low Byte//////////////////////////////////// | | | | | | | | | D - DATAH | /////paxe/krenster/Address/Brgh/Byte/////////////////////////////////// | | | | | | | | | E - DATARL | /////Deta/Tradster/Relocation/Köötess/Mon/Byks////////// | | | | | | | | | F - DATARH | | Yata/Ti | anster/ | Hélocat | ión/Adé | Kess/M | gh bir | | | 10 - HDOFST | ESD | EHDT | | | Head Of | fset | | | | 11 - SUBFUN | //////Substanct for Code//////////////////////////////////// | | | | | | | | | 12 - NIOPL | 11111112 | Next/10 | PB/Kddr | ess/Low | Byte// | (10/11/1) | /////// | | | 13 - NIOPH | VIIIIA | 16xx 110 | eb/kadt | ess/Rìg | n Byte | 4441111 | 1/1/1/ | | | 14 - ECCMH | ECC Pattern High 0 | | | | | | | | | 15 - ECCML | ECC Pattern Low | | | | | | | | | 16 - ECCAL | 1 | ECC Offset Byte Low | | | | | | | | 17 - ECCAH | 1 | ECC Off | set Byt | e High | | | | | | | | | | | | | | | Required For Execution ## 2.5.17.3 Detailed Description #### 2.5.17.3.1 Data Buffer System software must allocate a data buffer in memory to accept the 24-bytes of information the 450 transfers. Each track contains this 24-byte map. ## 2.5.17.3.2 Implied Seeks The 450 issues an implied seek to the drive on a Read Defect Map command. The seek is issued as the first operation after reading the IOPB from system memory. If CHEN and EEF are set, the 450 scans the remainder of the chain for the possibilty of initiating overlap seeks. #### 2.5.17.3.3 Seek End The 450 scans all currently active drives to determine when one completes its seek. When a seek complete status exists, the 450 may reread the IOPB to determine the transfer parameters. The 450 then initiates a search for index. #### 2.5.17.3.4 Index When index arrives under the head, the 450 synchronizes to the first Sync byte. It takes the remaining Sync byte, four Header bytes, and the data, and places them into the buffer. ## 2.5.17.3.5 Empty the Buffer DMA begins as soon as data is available on the bus side of the buffer. The DMA burst size is small since there is a limited amount of data to transfer. ## 2.5.17.3.6 Set Up the Command Parameters Issue a Set Drive Size command before issuing a Read Defect Map command if you are using a non-default Drive Type parameter. Combine a command code of 8 with a Subfunction Code of 01 (IOPB Byte 11) to initiate the Read Defect Map command. It is important to set the Head and Cylinder bytes (they determine which track is read). Software must specify a valid sector address; zero is fine. The sector count can be any non-zero number. The Read Defect Map IOPB indicates the required command parameters. #### 2.5.17.3.7 Completing a Transfer The 450 reads the defect map into memory for the requested head and cylinder. It then updates the two Status bytes, and generates an interrupt, if enabled. If the transfer ends with an error, the controller sets the appropriate bits and posts a Completion Code in STAT2. The Read Defect Map command only reads one track per IOPB. #### 2.5.17.3.8 Defect Map Data Format The Read Defect Map command places each byte of data into memory with the bit order reversed. Reverse the bits in each byte to reflect the following data: | Byte # | <u>SB</u> | <u>Description</u> | |-------------|-----------|---------------------------------| | Byte 0 | 19н | Sync Byte | | Bytes 1-2 | XX | Cylinder Address H & L | | Byte 3 | xx | Head Address | | Byte 4 | 00 | Zeros | | Bytes 5-6 | xx | Position of First Defect H & L | | Bytes 7-8 | XX | Length of First Defect H & L | | Bytes 9-10 | XX | Position of Second Defect H & L | | Bytes 11-12 | xx | Length of Second Defect | | Bytes 13-14 | | Position of Third Defect | | Bytes 15-16 | | Length of Third Defect | | Bytes 17-18 | | Position of Fourth Defect | | Bytes 19-20 | | Length of Fourth Defect | | Bytes 21 | F0 | Last Byte | | Bytes 22-23 | 00 | Zeros | The defect position represents the byte count from index. The length of the defect is in bits per byte (See Section 2.6.4.5). ## 2.6 PROGRAMMING THE 450 This section suggests methods for programming the 450 disk controller. Assume that interrupts are enabled. Ignore the references to interrupting if they are not enabled in your situation. # 2.6.1 <u>IOPB Processing With No Command-Chaining</u> ### o Set up the IOPB Allocate a 24-byte long segment of memory to build an IOPB. Set the various bytes in this IOPB as required to perform a function (See Section 2.4). ## o Point the 450 to the IOPB Write the IOPB address into the 450 IOPB Address Registers. #### o Set Go Write an 80H (GBSY) to the CSR. This starts the operation. The host processor either polls the CSR for DONE, or waits for the interrupt. #### NOTE We do not recommend waiting for DONE in STAT1 since it sets while the controller is still busy. The 450 starts processing the IOPB after it detects GBSY is set in the CSR. It uses the Address and Address Relocation Registers to address Multibus memory and read the IOPB. It executes the function and, when complete, updates the Status bytes of the IOPB, resets GBSY, and interrupts. #### o Check for Errors Read both the CSR and Status Byte 2 to determine if the 450 completed the command without error. Test the CSR to determine if DERR is set, since this may indicate that Status Byte 2 was not updated. If DERR is not set, check ERR and the value in Status Byte 2. The 450 posts a Completion Code for a command in Status Byte 2. A code of zero indicates successful completion; any other value indicates an error status. Section 2.4.4 details the Completion Codes. Section 2.6.3 explains the error recovery procedures. #### 2.6.2 <u>IOPB Processing With Command-Chaining Enabled</u> The 450 supports IOPB chaining so that many IOPBs may be queued and executed as fast as possible. The chain starts with the IOPB pointed to by the IOPB Address Registers and follows the address pointers in each IOPB to the next IOPB. The 450 completes all IOPBs or stops the chain when a hard error occurs. If the EEF bit is set, the 450 scans the IOPB chain and issues seeks to units that are not busy; the 450 may not execute commands in sequential order. ### 2.6.2.1 The Chain Each IOPB has a field which points to the next IOPB in the chain. The 450 does not look at the chain pointer unless CHEN in the Command byte is set. The 450 uses the IOPB Relocation Registers to relocate the Next IOPB Address bytes to point to the next IOPB. All IOPBs in a chain must be located within the 64K-byte memory block starting at the base address in the IOPB Relocation Registers. # 2.6.2.2 Executing the Chain With Overlap Seeks Each time the 450 starts, or after each Attention Request (if overlap seeks are enabled), the controller scans the IOPB chain. When it finds an unprocessed IOPB for a disk which is not busy, the 450 initiates a seek (which moves the drive heads to the correct cylinder). The controller continues this procedure until it completes the IOPB chain. When a drive reaches the desired cylinder, the 450 initiates the requested data transfer for that drive. Seek commands are complete at this point. If the EEF bit is set, the 450 completes the IOPBs in the order in which the drives complete their seeks. If you are chaining commands, and the EEF and DONE bits are set, software must clear STAT1 and STAT2 before reissuing the IOPB. ### 2.6.2.3 Completing IOPBs The 450 updates the IOPB Status bytes as it completes each IOPB. If the Interrupt On Each IOPB (IEI) bit is set, the controller interrupts as it completes each IOPB. Software acknowledges an interrupt by writing a "1" to the Interrupt Pending (IPND) bit in the CSR. Do not reset the Interrupt Pending and/or Error bits with a Controller Reset command, as this may cause drive faults and misposition errors when the 450 continues the chain. The 450 remains busy until it completes the chain or a hard error occurs. ### 2.6.2.4 Modifying the Chain During Execution The 450's Attention protocol uses two bits in the CSR: Attention Request (AREQ) and Attention Acknowledge (AACK). System software must set the Attention Request (AREQ) bit to notify the 450 it wishes to add or remove IOPBs from the chain. When the 450 recognizes this request, it sets the Attention Acknowledge (AACK) bit in the CSR. If IEI is set, the 450 interrupts after it sets AACK. System software may now remove those IOPBs marked complete, and/or may add new IOPBs to the chain (you may modify CHEN and the Next IOPB Address, but do not touch previously chained IOPBs that are not marked complete). # 2.6.2.5 Restarting a Modified Chain When system software completes adding or removing IOPBs, it clears AREQ, and the 450 clears AACK. At this point, make sure GBSY is still set. Due to processing delays, GBSY may be set when software sets AREQ but may no longer be set when software clears AREQ (if the 450 determines the IOPB chain is complete while AACK is set, it may clear GBSY). If GBSY is set, the 450 continues processing the IOPB chain. If GBSY is clear, reload the IOPB Address Registers, and set GBSY to start a new chain. # 2.6.2.6 Chain Interrupts The 450 provides a single interrupt at the end of an IOPB. If other events which normally cause interrupts occur while the interrupt is asserted, then one interrupt signals several events. Interrupts are not stacked; an interrupt occurs after the 450 completes one IOPB, completes several chained IOPBs, or sets AACK. System software must determine why the interrupt occurred, and if it occurred for multiple interrupt requests. If the 450 completes three IOPBs at the same time, it generates only one interrupt. The 450 assumes that any complete IOPB has been taken care of by system software (at the time of setting GBSY or IPND, or resetting AREQ). # 2.6.2.7 Completing a Chain When all IOPBs in a chain are complete, the chain is complete. The 450 terminates the chain with an error if one IOPB has a hard error, and generates an interrupt, if enabled. #### NOTE If the 450 successfully completes the chain, and EEF and IEI are set, it remains busy until it rescans the entire chain, ensuring all IOPBs are complete before it clears GBSY. # 2.6.3 <u>Error Recovery</u> Certain procedures may recover some errors. The errors are grouped below according to the recommended recovery procedure. # 2.6.3.1 Errors 01, 03, 07, 0A, 17, 19, 1A, 1B, 1C, and 20 - 01 Interrupt Pending - 03 Busy Conflict - 07 Illegal Cylinder Address - OA Illegal Sector Address - 17 Sector Count Zero - 19 Illegal Sector Size - lA Self Test A - 1B Self Test B - 1C Self Test C - 20 Illegal Head Address These errors are either programming errors or hard failures. Do not retry the operation (for further explanation see Section 2.4). ## 2.6.3.2 Errors 04, 05, 06, and 16 - 04 Operation Timeout - 05 Header Not Found - 06 Hard ECC Error - 16 Drive Not Ready Retrying the operation may recover these errors. Execute two retries. If the error persists, consider it unrecoverable. # 2.6.3.3 Errors 12, 18, and 25 - 12 Cylinder and Head/Header Error - 18 Drive Faulted - 25 Hard Seek Error These errors indicate the drive may be off-cylinder. Issue a Drive Reset command, then retry the transfer. Setting the ASR bit in Byte 1 automatically accomplishes this. #### 2.6.3.4 Error 0E OE Slave ACK Error The 450 attempted to access non-existent memory. Check the parameters issued, correct them, and try again. #### 2.6.3.5 Errors OD and 19 - OD Last Sector Too Small - 19 Illegal Sector Size These errors occur during format and indicate the drive may be configured for an improper number of sectors. Verify the sector switches on the drive and the drive size for this Drive Type (See Section 3.4.2). Execute a Read Drive Status command and verify the returned sector count is correct. ### 2.6.3.6 Errors 13, 14 and 1F - 13 Seek Retry Required - 14 Write-protect Error - 1F Soft ECC Recovered Error Software may log these errors for informational purposes only. #### 2.6.3.7 Error 1E 1E Soft ECC Error This error occurs when the 450 encounters an ECC recoverable error; system software may recover the operation as follows: ### 2.6.3.7 Error lE (continued) For a byte-oriented system, e.g., 8080 or 8085: - Reserve 16-bits of storage for the ECC Mask word (two bytes), and initialize them to zero. - 2. Take the Mask word from the IOPB, reverse its bit order, and save the result in the least significant 16 bits of the storage allocated in Step 1. - 3. Get the Bit Address word from the IOPB and subtract one. Since the bit address always starts at one, this causes the start to be at zero. - 4. Shift the stored Mask word left using the least significant three bits of the adjusted bit address from Step 3 as a count. These three bits are the starting bit number within the byte. - 5. Divide the bit address by eight (by performing three logical shifts to the right). The result is the byte offset into the data field where the stored Mask word is exclusive—ORed with the data. Adding this to the address at the start of the bad sector creates a pointer to the first Data byte to be corrected. - 6. Exclusive—OR the Data bytes in ascending order, with the two Mask bytes, using the least significant Mask byte first. # For word-oriented systems: - Reserve 32-bits of storage for the ECC mask (two words), and initialize them to zero. - 2. Reverse the bit order of the ECC Mask word, and save the result in the least significant word of the two-word mask storage allocated in Step 1. - 3. Get the ECC bit address from the IOPB and subtract one, causing the bit count to start at zero rather than one. - 4. Shift the stored Address Mask bits left, using the four low order bits of the adjusted ECC address of Step 3 as a count. - 5. Divide the bit address by 16 (by performing four logical shifts to the right). The result is the word offset into the bad sector. Adding this offset to the start of a sector memory address creates a pointer to the first word to be corrected. - 6. Exclusive-OR two consecutive words in the data with the mask. ### 2.6.4 Formatting This section briefly describes how to format a disk. Several of these features are only supported by the 450-standard format. A 450 controller with a 440-compatible format does not support adaptive format. A 450 controller with a 440-compatible format cannot access a disk drive formatted with a 450-standard format, and vice versa. #### 2.6.4.1 Set Drive Size Parameters Set the number of sectors per track in the drive size parameters equal to the number of sectors in an entire track (or use the default drive size parameters). Do not subtract the number of sectors for use as spares for later slipped sectors. ### 2.6.4.2 Drives With Fixed and Removable Media Any physical drive with fixed and removable media, like the CDC CMD, or LMD, uses two Drive Types, but is accessed as one logical unit (i.e., the removable media of Unit 0 is Drive Type 2, and the fixed media of Unit 0 is Drive Type 3). The head offset refers to the bit(s) that must be set during a drive head select sequence to select between the fixed and removable portions of the drive. The 450 refers to both the fixed and removable media by the same physical Unit Number (See Section 2.5.12.3.5). #### 2.6.4.3 Format Format the disk using the Write Format command. Write, read and verify the data. Format one cylinder at a time. Use several different patterns to be sure system software finds all the media defects. As software verifies the disk, build a table in memory of all the media defects it encounters. Recommended patterns include (hex values): AAAA FFFF EBD6 D7AD AF5B 5EB7 6DB6 ### 2.6.4.4 Media Defects Disk drives produce a soft error in approximately one out of every $10^{10}$ transfers. A sector is not bad if it fails once with a soft error. Rewrite the pattern and read the sector up to ten times, or until a second error occurs. If only one error occurs, the sector is not defective and there is no need to slip it. If a second error occurs, add the sector to the bad sector table and indicate if the error was a bad header, hard ECC, or soft ECC. # 2.6.4.5 Read Defect Map (902-450-9xx Series Only) The Read Defect Map command allows system software to read the manufacturer's defect list from an unformatted drive into memory, without entering it by hand. It reads the information from the drive, if the drive manufacturer supports the external defect format, and the drive is not formatted from the time the vendor ships it. After system software transfers the information into memory, it validates it, and slips the appropriate sectors. # 2.6.4.5.1 Obtain the Defect Information Issue a Read Defect Map command (See Section 2.5.17). This places the data into memory with the bit order reversed. Reverse the bits in each byte to their proper location. #### 2.6.4.5.2 Validate the Data Validate the data in memory. The defect map does not incorporate any checksum; system software must validate the data to ensure it read the proper data. The first byte is a 19H. The following two bytes masked with 7FFFH comprise the cylinder address. The fourth byte is the selected head; and the twenty-first byte is a 0FH. Validate the data against these values. If the data is not valid, mark the entire track bad, or enter the data for that track by hand. ## 2.6.4.5.3 Save the Information You lose the information when you format the drive. We recommend saving this information in a file which can be accessed at a later date. # 2.6.4.5.4 Determine the Defective Sector or Track Determine if the most significant bit (MSB) of the cylinder address is set. The 450 sets this bit if the entire track is defective. If the MSB of the cylinder address is clear, you must determine which sector(s) are defective. You must know the exact drive configuration, in bytes per sector, to determine which sector(s) are defective. For example, a Fujitsu 2351A drive with the switches set for 47 sectors has 600-bytes per sector. The same drive switched for 46 sectors has 613-bytes per sector. The drive manufacturer's manual contains enough information to determine the number of bytes per sector for the drive. Take the position of each defect and divide it by the the number of bytes per sector for your drive. The truncated value is the defective sector number. Use this defective sector number when marking bad sectors. The following procedure determines the defective sector for adaptive format: Issue a Read Track Headers command. This fills the memory with sector headers. Multiply the defective sector number by four, and add this value to the buffer pointer. This value points to the Header bytes for the defective sector. # 2.6.4.6 Reset Drive Size Parameters Set the drive size parameters equal to the number of desired data sectors per track. This value equals the number of physical sectors the drive can hold minus the number of spare (slip) sectors desired, and the runt sector (if it exists). #### 2.6.4.7 Reformat the Disk The Format command reformats the entire disk. The 450 formats all spare sectors with a header value of DDDDH, DDDDH; it formats the runt sector, if it exists, with a header value of EEEEH, EEEEH. #### 2.6.4.8 Slip Defective Sectors Using the procedure in Section 2.6.5, slip the defective sectors and mark them bad. ## 2.6.5 Slip a Sector This section describes how to slip sectors. #### 2.6.5.1 Read Track Headers System software must allocate a buffer in system memory to store the sector header information during this procedure. The buffer length (in bytes) must be four times the total number of sectors. Issue a Read Track Headers command for the track that contains the sector(s) to be slipped. ### 2.6.5.2 Record Bad and Spare Sectors Determine which sectors are spares, and which are bad. Build a table in memory with two variables: the physical sector number from index, and the status of that sector (good - bad - spare). The following example shows the data buffer contents after a Read Track Headers operation. | <u>Data</u> | Physical Sector Logic | al <u>Sector</u> | <u>Status</u> | |--------------------|-----------------------|------------------|---------------| | 36H, 03H, 04H, 40H | 1 | 0 | good | | 36H, 03H, 04H, 41H | 2 | Ţ | good | | 36H, 03H, 04H, 42H | 3 | 2 | good | | 36H, 03H, 04H, 43H | 4 | 3 | good | | EEH, EEH, EEH | 5 | _ | bad_ | | 36H,03H,04H,44H | 6 | 4 | good | | : : : : | : | : | good | | : : : | : | : | good | | 36H, 03H, 04H, 5FH | 33 | 31 | good | | DDH, DDH, DDH, DDH | 34 | - | spare | A table constructed for the example above would consist of sectors 1-4 good, 5 bad, 6-33 good, and 34 spare. # 2.6.5.3 Spare Sector Available Determine if enough spare sectors are available. There must be a spare sector available for every sector to be slipped. # 2.6.5.4 Determine Sector To Be Slipped Determine which sector is to be slipped. First determine the absolute sector number in relation to index. Add it to the number of bad sectors that exist between index and the sector to be slipped. The absolute sector number equals the logical sector number if interleaving is 1:1, and there are no defective sectors. Add in the head number if you are using the 450-standard format (adaptive format). The interleave factor must adjust the absolute sector number if the drive is interleaved. The following program determines the interleaving. It provides a vector of interleaved sector numbers such that: A (physical) = interleaved. <SECTOR SLIP SAMPLE PROGRAM TO BE SUPPLIED AT A LATER DATE> For example, upon reading a track interleaved 2:1 (with Head 0), system software arranges the sectors as follows: 0, 16, 1, 17, EEEE, 2, 18, 3, 19, 4, 20, 5, 21, 6, 22, 7, 23, 8, 24, 9, 25, 10, 26, 11, 27, 12, 28, 13, 29, 14, 30, 15, 31, DDDD. ## 2.6.5.4 Determine Sector To Be Slipped (continued) The table described in Section 2.6.5.2 lists sectors 1-4 good, 5 bad, 6-33 good, and 34 spare. Software determines logical sector 4 is defective. The algorithm determines the absolute sector number is 9. There is one defective sector between index and the sector to be slipped; the physical sector to be slipped is Sector 10. The table, with its new entry, reads: 1-4 good, 5 bad, 6-9 good, 10 bad, 11-33 good, and 34 spare. ## 2.6.5.5 Slip Sectors Using the updated table in Section 2.6.5.3 and the vector generated in Section 2.6.5.4, modify the buffer in preparation for the Write Track Headers command. Start at the beginning of the buffer and set up the header for the first sector. The following procedure outlines the steps used to modify the buffer. - 1. Get the physical sector number to be modified. - 2. Multiply this number by four bytes and add it to the buffer start address to determine where that sector's header begins. - 3. Determine if this sector is to be good, bad, or spare. If bad, the four Header bytes are EEH, EEH, EEH, EEH. If spare, the Header bytes are DDH, DDH, DDH, DDH. If this sector is good, the first byte is the LSB cylinder, the next byte is the MSB cylinder, the next byte is the head, and the last byte is the new sector number ORed with the Drive Type code (See Section 2.5.11.3.1). - 4. Determine the new sector number (using the interleave algorithm), the physical sector number, and the number of bad sectors encountered so far. Take the physical sector number and subtract the number of bad sectors found between it and index. Use this value to determine the new sector number which software ORs with the Drive Type and places into the buffer. - 5. Continue setting up the buffer for each physical sector on the track. Use the procedure outlined above to determine how to set up each sector. #### NOTE The physical locations of bad sectors must not be moved with relation to index. The media defects do not move when slipping sectors; any physical sector marked bad must remain bad. Runt sectors also cannot move with relation to index. ### 2.6.5.6 Marking Entire Tracks Defective If an entire track is marked defective, use a pattern of 7FH in the four Header bytes (See Section 2.5.4). The 450 <u>does</u> <u>not</u> support track slipping. #### 2.6.5.7 Write Track Headers Use the Write Track Headers command to write the modified headers to the disk to reformat the track with slipped sectors. Once reformatted, the defective sectors are transparent to the operating system through normal Read and Write commands. The 450 can access both good and defective sectors when using Read or Write Header, Data, and ECC operations. # 2.6.5.8 Sector Slip With Live Data If the disk has live data, the following procedure allows you to slip a sector and not lose the data on the disk. This procedure requires a full track buffer; we recommend using a stand-alone program. Allocate a full track buffer in memory, and read a track into memory. Use ECC Mode 2 (it corrects the bad data, if possible). - OR - If a full track buffer is not available in memory, allocate disk space, and store the data in that space. - 2. Use the sector slip procedure to slip the sector with the error. - 3. Use a normal Write command to write the data from the buffer back to the disk. The 450 compensates for slipped sectors. #### 2.6.6 <u>Using Drive Types</u> The 450 must know the drive size parameters, number of sectors per track, number of heads per cylinder, and number of cylinders. The 450 allows drive size information to be downloaded on a per Drive Type basis. On the 450, the function of defining a drive size parameter is linked to the Drive Type versus the Unit Number. The advantage of this is only one Set Drive Size command is necessary if all the connecting drives are the same size. Another advantage is the controller tests for the Drive Type during a Header Compare operation. ## 2.6.6.1 Drive Types Determine Drive Size The Drive Type bits in IOPB Byte 5 indicate the size of the drive the 450 is working with. There are four Drive Types available, 0 through 3. The Set Drive Parameters command allows system software to assign a specific Drive Type to a specific drive size. For example, a given system has four drives. Two of the four drives are CDC 9762 80 MB drives (call these Drive Type 1); the other two are CDC 9766 300 MB drives (Drive Type 2). Execute a Set Drive Parameters command, using the following parameters, to set Drive Type 1: 5 heads, 823 cylinders, and 32-sectors per track. Drive Type 2 uses the parameters: 19 heads, 823 cylinders, and 32-sectors per track. In this hypothetical system, whenever the 450 talks to an 80 MB drive, system software must access it as Drive Type 1 (along with the required Unit Number). System software refers to the 300 MB drives as Drive Type 2 and selects the appropriate Unit Number. # 2.6.6.2 Drive Types Tested by the 450 Two bits in the sector field of each header on the disk comprise the Drive Type. The 450 compares the Drive Type bits in the expected header to the header it reads from the drive during a Header Compare operation. ## 2.6.6.3 Extended Use of Drive Type The 450 also uses the Drive Type to differentiate between the fixed and removable portions of a disk drive. System software can specify a Head Offset byte to determine which portion of the drive it is referencing (See Section 2.5.12.3.4). ## 2.6.6.4 Controller Use of Drive Type System software specifies the Drive Type so the 450 knows how to address the disk drive. Software writes the Drive Type into the header on the disk to prevent accidental addressing of a drive with the wrong Drive Type. A Read Header, Data, and ECC command on Sector 0 of Cylinder 0 retrieves the Drive Type from a formatted disk. Software may poll all the disks to determine Drive Types (See Section 2.5.11.3.1 to locate the Drive Type field in the header information). Accessing a drive with an incorrect Drive Type results in a Header Not Found error. It is imperative that system software specify the correct Drive Type for the selected disk drive. # 2.6.6.5 Header Drive Type Always Equals Zero (902-450-9xx Series Only) The 450 normally puts the Drive Type bits in the header field of each sector on the disk. This ensures the controller and media are properly configured for each other, and for 440-compatibility. You can override this feature with an option during a Set Drive Size command. Use these definitions to clarify the following sections: - o Drive Type : Refers to the bits in Byte 5 of the IOPB. - o Header Drive Type : Refers to the bits placed in the header field of each sector. - o Header Drive Type 0: Refers to this new option. Typically, writing Drive Types in the header works well, but problems can occur. For example, a systems house can provide any four drives (out of a possible fifteen) with its configurations. System 1 includes Drives A, B, C, and E; each are assigned Drive Types 0 through 3, respectively. System 2 includes Drives D, E, F, and G; again, each are assigned Drive Types 0 through 3, respectively. This is fine as long as Drive E is not moved from System 1 to System 2 to exchange information. The problem is that in System 1 Drive E was formatted with Drive Type 3, so the Header Drive Type is 3. When System 2 tries to read the disk, it will report a Header Not Found error since it is looking for Header Drive Type 1, not 3. You can easily work around this situation by assigning Drive Type 3 to Drive E on # 2.6.6.5 Header Drive Type Always Equals Zero (continued) both systems. The real difficulty arises when you have one hundred systems, each with different drives, and don't know in advance which drives will exchange software. The 902-450-9xx series 450 firmware contains an option to set the Header Drive Type to 0, rather than setting it to the Drive Type specified in IOPB Byte 5. This allows the mixing and matching of more than four different drives, regardless of the Drive Type used during formatting. # 2.6.6.5.1 Enabling Header Drive Type 0 Enable Header Drive Type 0 by setting bit 6 in the Head Offset byte (IOPB Byte 10), during a Set Drive Size command, for the Drive Type you wish to reset. You can selectively enable this option on a per Drive Type basis. ## 2.6.6.5.2 Function of Header Drive Type 0 When using a Drive Type that enables Drive Type 0, all operations that compare headers expect a zero in the Header Drive Type. The 450 puts a zero in the Header Drive Type during Format operations. # 2.6.6.5.3 Using Header Drive Type 0 on Preformatted Disks If a disk is formatted with a Drive Type other than zero, and this option is not enabled, all transfers to this disk must be specified with the formatted Drive Type, and this option may not be enabled. If a disk is formatted with Drive Type 0, and/or this option is enabled, all transfers to this disk may be made with either Drive Type 0 (with or without this option enabled) or another Drive Type, with this option enabled. ### 2.6.7 <u>Dual Port Drive Operation</u> Dual ported drives require system software to be more careful in its use of disk space. Software must be able to handle the possibility that one of the controllers will not release the drive, preventing the other controller from gaining access. When accessing a disk during file operations, keep the Hold Dual Port bit set to hold the drive until the directory is updated. Many drives which have a dual port option also have a protection timeout that releases a channel after a specified time period if the drive is deselected, but not released. You can disable this timeout in the drive (refer to your drive manual). # 2.6.7.1 Drive Space Allocation Two controllers can write to dual ported drives. When system software allocates space on the disk, it is unaware that another controller may be allocating the same sectors. This can cause two files to corrupt each other. When using dual ported drives, it is a good idea to allow only one controller write access to the disk. If this is impractical, then configure one ### 2.6.7.1 Drive Space Allocation (continued) controller to allocate the space on the disk, and the other to only write into that allocated space. ### 2.6.7.2 Failure to Gain Access Occasionally, a controller fails to gain access to a dual ported drive. In this case, the 450 times out the operation after waiting two seconds after it completes the other IOPBs, or it posts a Drive Not Ready error. The 450 terminates the chain if an error occurs; system software may remove any IOPBs for that drive. Issue a Read Drive Status command to determine the dual port busy status. ## 2.7 PERFORMANCE CONSIDERATIONS This section suggests how to get the best possible performance from the 450 for your particular application. It discusses the various tradeoffs, their advantages and disadvantages. #### 2.7.1 Throttle Considerations From the 450 disk controller's viewpoint, the throttle value should be as high as possible, so the controller never has to skip revolutions. You may have a real time application that must access the bus periodically. ## In these applications: - o Determine the maximum time the 450 can be bus master (less time than another unit can be without the bus). - o Determine your memory's response time, add 500 ns and divide that figure into the allowable 450 bus master time. The result is the maximum throttle value. - o Pick the figure closest to the 450 throttle value without going over the actual amount. ### 2.7.1.1 Common Bus Request (902-450-9xx Series Only) If the Common Bus Request (CBRQ/) feature is enabled (See Section 4.2.7), the 450 tests the CBRQ/ signal at the end of each throttle burst. If CBRQ/ is asserted, the 450 releases the bus. If CBRQ/ is disabled at the end of a throttle burst, the 450 continues as bus master and executes the next transfer. Using CBRQ/ can improve throughput as it saves bus exchange overhead time in situations where no other master requires the bus. The 450 normally releases the bus after every DMA throttle burst. #### 2.7.1.2 High Throttle Advantages - Maximum disk throughput with minimum missed revolutions. - Maximum bus throughput with minimum bus overhead. 80 # 2.7.1.3 High Throttle Disadvantages - o Tendency to "hog" the bus time critical devices fail. - Other DMA units may not get enough bus time. ## 2.7.2 Word or Byte Mode Word mode is definitely more efficient than Byte mode on the bus. It takes the same length of time to transfer a word in Word mode as it does a byte in Byte mode. Therefore, using Word mode effectively doubles the 450's throughput. # 2.7.2.1 Word Mode Advantages - Increased throughput with less bus utilization. - o Helps DMA keep up with the disk. # 2.7.2.2 Word Mode Disadvantages Works only on word-oriented memory. # 2.7.3 <u>Transfers on Address Boundaries</u> The 450 reacts differently to transfers on various address boundaries. Word mode transfers on odd addresses must compensate for the odd address. The 450's internal architecture dictates how it handles transfers across page boundaries. # 2.7.3.1 Odd Address Transfers If you specify an odd address, the 450 transfers the data in Byte mode, even if Word mode was selected. # 2.7.3.2 Transfers to Page Addresses Each time the 450 crosses a 256-byte address boundary, the on-board microprocessor updates the upper address bits and restarts the DMA sequencer. Align transfers on address boundaries to minimize this occurrence (this is advantageous if you require the 450's absolute maximum throughput). # 2.7.4 <u>Interleaving</u> Interleaving increases throughput on either a fully loaded system or one in which the operating system response time is slow. Interleaving effectively cuts the disk speed in half for 2:1, or a third for 3:1 interleaving, etc. When formatting interleaved, format a full track or multiples of full tracks, starting with Sector 0. # 2.7.4.1 Advantages of Interleaving Maximum throughput on fully loaded systems. Fully loaded systems usually have many DMA devices contending for bus time. In this environment, the 450 may fall behind the disk, stop the transfer, and wait one revolution before the next sector arrives under the head. This slows the disk subsystem. If the disk is interleaved, the data rate is much slower. Therefore, the 450's bus requirements are much lower. #### 2.7.4.1 Advantages of Interleaving (continued) Maximum throughput on slow software systems. Slow software systems cannot turn around interrupts in a reasonable amount of time, and usually transfer one sector at a time. In this environment, interleaving allows the system to catch many sectors per revolution instead of just one as on a non-interleaved disk. - o Less chance of missing revolutions. - 2.7.4.2 Disadvantages of Interleaving - o Slows data throughput from the disk by the interleave factor. ## 2.7.5 Chaining Operations Command-chaining results in several performance advantages: The 450 may automatically initiate overlap seeking, which dramatically increases performance throughput in multidrive systems. System software does not have to respond as rapidly at the end of a command; the 450 continues to the next command without any operating system intervention. The 450 interrupts at the end of each IOPB to notify the system that the IOPB is complete. #### 2.8 MEDIA FORMAT The 450 supports two different media formats: the 440-compatible format, used for media compatibility with the 440 disk controller; and the 450-standard format. The new SMD+ (1.9 MBS) drives require the 450-standard format. ### 2.8.1 440-Compatible Format This format is compatible with the 440 disk controller. Figure 2-3 illustrates the actual format on the media with an enlarged view of the header area. ### 2.8.2 450-Standard Format The 450-standard format is more efficient in its use of disk space. It allows more sectors per track than the 440-compatible format. Figure 2-4 illustrates the format with a layout of the Header bytes. ### 2.8.3 Adaptive Format The 450-standard format uses adaptive format. The adaptive format causes logical Sector 0 to slip one sector from physical index for each track. The 450 resets the logical to physical relationship to 1:1 on Track 0 of each cylinder. This feature allows the 450 to store more data per track since the adaptive slip masks the head switching time. Figure 2-5 illustrates the relationship between index and logical sector mapping. This figure represents a 32-sector disk with two spare sectors. SYNC=10011000 440-Format FIGURE 2-3. 440-COMPATIBLE FORMAT Sync = 11001100 450-Format FIGURE 2-4. 450-STANDARD FORMAT ADAPTIVE FORMAT FIGURE 2-5. ADAPTIVE FORMAT ### SECTION 3: INSTALLING AND TESTING THE 900-450-9xx SERIES 450 #### 3.0 GENERAL The following section describes how to unpack, configure, install, and test your 900-450-9xx series 450 controller. Section 4 describes how to configure the 902-450-9xx series. #### 3.1 UNPACKING AND INSPECTION # 3.1.1 <u>Inspect the Shipping Carton</u> Inspect the carton for possible shipping damage. If you determine there is damage, do not unpack the unit. Notify Xylogics and the freight carrier immediately. If no damage is visible, carefully unpack the 450. Save the carton and other packing material for possible later use. #### 3.1.2 Contents The 450 is a single printed circuit board. Optional items include a manual and/or software on a floppy diskette, or 1/2-inch magnetic tape. If any items are missing or damaged, please contact Xylogics at one of the following telephone numbers: United States: (617) 272-8140 United Kingdom: 44-753-78921 International (Slough): 78921 #### 3.1.3 Inspect the 450 Inspect the 450 for socketed parts that may have loosened during shipment. Assure that all parts are firmly seated in their sockets. If any parts must be reinserted, observe proper orientation. ### 3.2 CONFIGURING THE 450 You can configure the 450 with several jumper options. The following paragraphs describe these options (See Figure 3-1 for a board layout). ### 3.2.1 Base Address Selection There are two separate parts to selecting the base address. First, select a response to 8 or 16-bit register addresses. Jumper JA/JB 10 controls this option. JA/JB 10: installed = 8-bit address removed = 16-bit address. Jumpers JA/JB 2-9, JE 4-5, and JC/JD/JR 1-4 control the actual base address. If you select 8-bit addressing, the jumpers for address bits 0-7 are the only valid jumpers. Ignore the jumpers for bits 8-F. Table 3-1 shows how to set the jumpers for commonly used base addresses. FIGURE 3-1. 450 COMPONENT LOCATION XYLOGICS 450 Disk Controller User's Manual ## 3.2.1 <u>Base Address Selection</u> (continued) Use Figure 3-2 and Table 3-1 in configuring the base address to your needs. The jumpers are divided into three groups: jumper blocks JA and JB control address bits 8-F; jumper blocks JR, JC, and JD control address bits 3-6; and jumper JE 4-5 controls address bit 7. Inserting or removing a jumper between jumper blocks JA and JB controls address bits 8-F. Installing a jumper asserts a zero on the address comparator for that bit; no jumper asserts a one. Connect a jumper between similar pin numbers on each block. For example, if address bit D is to be a zero, install a jumper from JA pin 6 to JB pin 6. Treat address bit 7 the same as bits 8-F, but connect the jumper from JE pin 4 to JE pin 5. Jumper blocks JC, JR, and JD control address bits 3-6. Connect a jumper between blocks JR and JC to assert a one on the address comparator for that bit. Connect a jumper between blocks JC and JD to assert a zero on the address comparator for that bit. Install a jumper between JC pin 4 and JD pin 4 to assert a zero for address bit 3. Install a jumper between JR pin 3 and JC pin 3 to assert a one for address bit 4. Factory setting: 40 (8-bit). FIGURE 3-2. BASE ADDRESS SELECTION # 3.2.1 <u>Base Address Selection</u> (continued) | Address Bits: | <u>F</u> | <u>E</u> | D | <u>C</u> | <u>B</u> | <u>A</u> | <u>9</u> | <u>8</u> | 7 | <u>6</u> | <u>5</u> | 4 | <u>3</u> | <u>8/16</u> | |-------------------------------------------------------------|------------------|------------------|-------------|-------------|------------------|------------------|------------------|------------------|-------------|----------------|----------|----------------------|----------|-------------| | Pin Numbers: | | | | | | | | | | | | | | | | Jumper JR/JC/JD<br>Jumper JE 4-5:<br>Jumper JA/JB: | 2 | 4 | 6 | 8 | 9 | 7 | 5 | 3 | x | 1 | 2 | 3 | 4 | 10 | | Address: | | | | | | | | | | | | | | | | 40 - 8-bit*<br>EE40 - 16-bit<br>50 - 8-bit<br>0050 - 16-bit | X<br>O<br>X<br>T | X<br>O<br>X<br>T | X<br>O<br>X | X<br>I<br>X | X<br>O<br>X<br>I | X<br>O<br>X<br>I | X<br>O<br>X<br>I | X<br>I<br>X<br>I | I<br>I<br>I | RC<br>RC<br>RC | 9998 | CD<br>CD<br>RC<br>RC | 9999 | I<br>0<br>I | \*Standard Factory Configuration O = Out; I = In; X = Don't Care; RC = Jumper From JR To JC; CD = Jumper From JC To JD. # TABLE 3-1. BASE ADDRESS SELECTION # 3.2.2 <u>20/24-Bit Address Relocation</u> The 450 functions in backplanes of 16, 20 and 24-bit addresses. Jumpers select the 20-bit or 24-bit Addressing mode. Software selects the 16-bit Addressing mode. System software determines the status of the jumper by reading bit 3 of the CSR. If set, the board is jumpered for 24-bit addressing. Both 20 and 24-bit Addressing modes support 16-bit addressing. | <u>Mode</u> | <u>JM 1-2</u> | <u>JM</u> <u>3-4</u> | |----------------|---------------|---------------------------| | 16/20<br>16/24 | Out<br>In | In; Factory Configuration | ## 3.2.3 <u>24-Bit Address Jumpers</u> The 450 drives the upper address lines (with zero) in the 20-bit Addressing mode. If you require the address lines to float, remove the following jumpers (the factory installs these jumpers): | ADR14H | JM 5-6 | |--------|---------------------| | ADR15H | JK 5 <del>-</del> 6 | | ADR16H | JK 1-2 | | ADR17H | JK 3-4 | ### 3.2.4 <u>Interrupt Request Levels</u> You can choose any one of eight interrupt request levels. The factory jumpers the 450 for INT5/. To select an interrupt level, connect a jumper as per Table 3-2. ## 3.2.4 <u>Interrupt Request Levels</u> (continued) | <u>Interrupt Request Level</u> | <u>Pin</u> | to Pin | |--------------------------------|------------|--------| | INTO/ | E2 | JX 2 | | INT1/ | E2 | JX 7 | | INT2/ | E2 | JX 4 | | INT3/ | E2 | JX 5 | | INT4/ | E2 | JX 8 | | INT5/ | E2 | JX 3 | | INT6/ | E2 | JX 6 | | INT7/ | E2 | JX l | TABLE 3-2. INTERRUPT REQUEST LEVELS | | | 2 | | | | | | 8 | | |------|--------|---|---|---|---|---|---|---|---| | E2 * | Ī | 0 | 1 | 2 | 1 | 6 | I | 4 | ١ | | EZ " | 1 | 7 | I | 5 | 1 | 3 | 1 | 1 | I | | Pir | ı<br>1 | 1 | | | | | | 7 | _ | FIGURE 3-3. INTERRUPT LEVEL VS. LOCATION ON JX CONNECTOR ### 3.2.5 <u>Disable Bus Priority Out</u> If you are using the 450 in parallel DMA arbitration (See Section 3.3.2.2), isolate the Bus Priority Out (BPRO/) signal from the Multibus by removing the jumper from JE 1-2. Factory setting: serial arbitration. #### 3.2.6 <u>Power-fail Protection</u> Certain Multibus systems allow AC power-fail protection. Install jumper JH 1-2 and provide an appropriate power-fail signal on pin 18 of the P2 connector. This signal should go to ground when the AC power source fails. Using an AC (versus DC) power-fail indicator allows the 450 more time to protect the drive from accidental spiral writes. The 450 has on-board DC power loss detection circuitry. The 450 is normally configured with DC power-down protection. Factory setting: jumper JF/JH l installed. FIGURE 3-4. POWER PROTECTION / DMA CLOCK SELECTION # 3.2.7 Remote Activity Indicator An on-board LED indicates when the controller is busy. A remote activity indicator signal is available on the backplane; install jumper JK 7-8 and wire the remote LED between +5 volts and pin 42 of Multibus P2 connector. Factory setting: JK 7-8 out. # 3.2.8 <u>Factory Use Only</u> The 450 has several jumpers which should not be changed since they are for factory use only. Some of these jumpers are hard wired, and not jumper strips. | <u>Jumper</u> | <u>Status</u> | <u>Description</u> | |--------------------------------------|------------------------|----------------------------------| | JY 2-3<br>JY 1-2 | In<br>Out | Closes ECC Feedback Loop | | JJ 1-2<br>JJ 3-4 | Out<br>In | Selects Clock for Disk Sequencer | | JH 5-6<br>JH 3-4 | In<br>Out | Selects Clock for DMA Sequencer | | JZ 1-2 | In | Enables Crystal Clock | | | Standard (2 F | (B) <u>Optional</u> (8 KB) | | JT 1-2<br>JT 2-3<br>JV 2-3<br>JV 1-2 | Out<br>In<br>In<br>Out | In<br>Out<br>Out<br>In | # 3.2.9 Firmware and Sector Size The disk sequencer PROMS contain parameters which control the sector size and format type. Use the following information to ensure your 450 was properly configured at the factory. The following part numbers describe the product version, type, and configuration. These documentation package numbers (DPNs) are used throughout the ordering and manufacturing process. The DPN appears on the non-component side of every controller. # 3.2.9 Firmware and Sector Size (continued) PROMS for Various 450 Configurations | <u>Order</u> <u>Number</u> | 180-0 | Number<br>01-xxx<br>- <u>Loc.</u> <u>J9</u> | Bytes/Sector | <u>Buffer Size</u> | Format<br>Compatibility | |----------------------------|--------------|---------------------------------------------|--------------|--------------------|-------------------------| | 900-450-900 | 961 | 962 | 512 | 2 KB | 440 | | 900-450-901 | 965 | 966 | 512 | 8 KB | 440 | | 900-450-902 | 967 | 968 | 256 | 2 KB | 440 | | 900-450-903 | 969 | 970 | 256 | 8 KB | 440 | | 900-450-904 | 954 | 956 | 512 | 2 KB | 450 | | 900-450-905 | 963 | 964 | 512 | 8 KB | 450 | | 900-450-906 | 971 | 972 | 256 | 2 KB | 450 | | 900-450-907 | 973 | 974 | 256 | 8 KB | 450 | | 900-450-908 | 975 | 976 | 1024 | 2 KB | 450 | | 900-450-909 | 977 | 978 | 1024 | 8 KB | 450 | | 900-450-910 | 961 | 962 | 512 | 2 KB | 450 | | 900-450-911 | 992 | 993 | 2048 | 8 KB | 450 | | 900-450-912 | 980 | 979 | 1056 | 2 KB | 450 | | 900-400-913 | 963 | 964 | 512 | 8 KB | 450 | | 900-450-914 | 980 | 979 | 1056 | 2 KB | 450 | | 900-450-915 | 029 | 030 | 768 | 8 KB | 450 | | 000 450 0 ** | <b>577 D</b> | alten Bernal | Ont from | | | 900-450-9xxV -5V Daughter Board Option TABLE 3-3. SECTOR / BUFFER SIZE CONFIGURATIONS # 3.2.9 <u>Firmware and Sector Size</u> (continued) # PROMS / PALS Not Modified | Location | <u>Part Number</u> | | |----------|-------------------------------------------|-------------------------| | м9 | 181-001-003 | PAL | | Н8 | 180-001-953 | Disk Sequencer | | K8 | 180-001-955 | | | Е9 | 180-001-952<br>180-001-981<br>180-001-997 | EPROM<br>EPROM<br>EPROM | | G5 | 180-001-949 | DMA Sequencer | | G6 | 180-001-950 o<br>180-001-996 | r | | Н6 | 180-001-951 | | TABLE 3-4. PROM / PAL PART NUMBER AND LOCATION # 3.3 PREPARING THE COMPUTER SYSTEM The backplane of your system must provide a Multibus slot for the 450. The slot must be capable of handling a bus master, and the power source must handle the power consumption of the entire system, including the 450. # 3.3.1 <u>Card Cage Slot</u> The card cage must have a slot available for the 450. Placement of the 450 in the DMA priority chain may be critical; consider this when choosing a slot. # 3.3.2 <u>DMA Bus Arbitration</u> The 450 uses either serial or parallel DMA arbitration. Serial arbitration is much easier to implement, but has restrictions on the number of bus masters it can arbitrate. Parallel bus arbitration is more difficult to implement, but is more versatile and can handle more bus masters. ## 3.3.2.1 Serial DMA Priority To implement serial priority, connect the BPRO/ and BPRN/ lines in a serial fashion (See Figure 3-5). The first slot has the highest priority, and must have its BPRN/ line grounded. The next slot has the next highest priority. A unit must have its BPRN/ line asserted to become bus master. If a unit is not currently a bus master, it passes the state of the BPRN/ to the BPRO/. If the unit is bus master, it deasserts its BPRO/ so the following units will not have their BPRN/ lines asserted and therefore cannot become bus master. FIGURE 3-5. SERIAL DMA PRIORITY ## 3.3.2.2 Parallel DMA Priority Parallel and serial priority use the same connections to each board. To implement parallel priority, connect these signals to an external circuit similar to that of Figure 3-6. The Bus Request (BREQ/) line requests the bus. The external circuit performs bus arbitration. Since the BPRN/ line of one board usually connects to the BPRN/ line of the next board, the circuit shown in Figure 3-6 has two outputs tied together. You can correct this by disabling BPRO/ from each board (See Section 3.2.4). # 3.3.2.2 <u>Parallel DMA Priority</u> (continued) FIGURE 3-6. PARALLEL DMA PRIORITY # 3.3.3 <u>Power Considerations</u> The 450 uses -5 volts to power the differential drivers/receivers for the SMD interface. This helps keep heat-producing components off the controller board, and allows you to put them in a more appropriate location. The 450 can be configured with an optional regulator daughter board, which generates -5 VDC from -12 VDC; this option cannot be installed in the field (contact the factory for further information). The 450 affects the power consumption of the entire computer system. Be sure the power supplies can handle the entire power load. Readjust the voltages AFTER plugging in the 450. A power supply that is just adequate may cause intermittent and unusual problems due to noise generated by occasionally going into overcurrent protection. Limits: 5 volts (4.75 to 5.25 volts) -5 volts (-4.75 to -5.25 volts). #### 3.4 DISK DRIVE PREPARATION Inspect the shipping carton; if you suspect shipping damage, notify the carrier immediately. If no damage is visible, unpack the drive and remove any shipping constraints. Configure the drive for use with the 450. This entails setting up such parameters as the Unit Select, number of sectors per track, and ensuring the sector and index pulses are provided on the "A" cable. Consult the drive manual for the exact method of configuring your drive. ### 3.4.1 Drive Unit Select A plug on the front of the drive, or switches on one of the drive's internal circuit cards, usually selects the drive Unit Number. The 450 accesses drives with Unit Numbers ranging from 0 through 3. Set the first drive to Unit 0. ## 3.4.2 Number of Sectors Per Track Switches on one of the drive's internal circuit cards usually select the number of sectors per track (See Table 3-5). The 450-standard format uses 88-bytes of overhead per sector. Table 3-6 indicates the sector switch settings for the Control Data Corporation 9762 disk drive. If you are using the sector slip feature, the number of sectors available to the program is the number of allocated sectors less the spares (See Section 2.5.5 for more information on the Sector Slip command). The actual setting of the drive switches may be different than the number of data sectors required. Most disk drives have a runt sector (a very small sector at the end of the disk). The 450 requires all sectors on a track to be formatted; it returns the Completion Code 19H if the runt sector is too small to format. Prevent this error by resetting the sector switches in the drive to compensate for the runt. The 450 also returns the Completion Code 19H if the last sector is too small to be a data sector but it is included in the max sector value. For example, the Fujitsu 2351 has 46-data sectors per track. The last sector has 575 bytes (which is too small to be a data sector) if you set the drive switches to 46. If you set the drive to 47 sectors, all sectors are large enough to be formatted, and 46 sectors are large enough to be data sectors. The minimum runt allowed for a SMD+ (1.9 MBS) speed drive is 150 bytes. A standard SMD (1.2 MBS) speed drive runt is 120 bytes. Either drive accepts a runt of zero. # 3.4.2 <u>Number of Sectors Per Track</u> (continued) | Data Bytes Per Sector<br>Media Compatibility<br>Minimum Bytes/Sector* | 256<br>440 | 512<br>440 | 256<br>450<br>344 | 512<br>450<br>600 | 1024<br>450<br>1112 | 2048<br>450<br>2136 | |-----------------------------------------------------------------------|------------|------------|-------------------|-------------------|---------------------|---------------------| | Bytes/Track - Bit Cell | | | | | | | | 13,440 - 155 ns | N/A | 22 | 41 | 23 | 12 | 6 | | 20,160 - 103 ns | 60 | 32 | 60 | 33 | 17 | 9 | | 20,480 - 102 ns | 60 | 32 | 60 | 34 | 18 | 9 | | 20,480 - 123 ns | 60 | 33 | 63 | 35 | 18 | 9 | | 28,160 - 66 ns | N/A | N/A | 86 | 46 | 25 | 13 | TABLE 3-5. MAXIMUM NUMBER OF SECTORS PER TRACK | Switch: | <u>0</u> | <u>1</u> | <u>2</u> | <u>3</u> | 4 | <u>5</u> | <u>6</u> | <u>7</u> | <u>8</u> | <u>9</u> | <u>10</u> | <u>11</u> | |------------------------------------------------|---------------------------------|-------------|---------------------------------|---------------------------------|---------------------------------|----------------------------|----------------------------|-------------|---------------------------------|----------------------------|----------------------------|-------------| | Sectors: 9<br>17<br>32<br>33<br>34<br>60<br>64 | +<br>+<br>0<br>+<br>+<br>0<br>0 | 0 0 0 + 0 + | +<br>+<br>+<br>0<br>+<br>0<br>+ | 0<br>0<br>+<br>+<br>0<br>0<br>+ | +<br>0<br>+<br>0<br>+<br>0<br>0 | +<br>0<br>0<br>+<br>+<br>+ | +<br>0<br>+<br>+<br>0<br>0 | 0 0 0 0 0 0 | 0<br>+<br>0<br>0<br>0<br>+<br>+ | +<br>O<br>+<br>+<br>+<br>+ | O<br>+<br>+<br>+<br>+<br>+ | + + + + + + | | | | | | 0 = | = Clo | osed | ; + | = O | pen | | | | TABLE 3-6. SECTOR SWITCH SETTINGS FOR CDC 976X ### NOTE Sector switch settings for running at 9 or 17 sectors are special settings and not described in the CDC drive manual. # 3.4.3 <u>Sector and Index Pulses</u> Both the "A" (Control) cable and the "B" (Radial) cable can provide the sector and index pulses. Disk vendors usually provide drives with sector and index on the "A" cable. The 450 requires the "A" cable to carry sector and index. ## 3.4.4 Disable Tags 4 and 5 Some disk drives use the spare interface lines for Maintenance functions. Other disk drives use the spare interface lines for Extended Cylinder bits. The 450 utilizes the extra lines as a cylinder address. Configure the disk drive to disable Tags 4 and 5. #### 3.5 INSTALL AND CABLE THE 450 ### 3.5.1 <u>Install the 450</u> Place the 450 into the computer card cage; make sure it is firmly seated. Be careful not to dislodge any socketed ICs. Situate the disk drive and connect it to the appropriate power source. ## 3.5.2 <u>Cable the Subsystem</u> Install the "A" cable (daisy-chain), observing "pin 1" markings on both ends. This cable connects to the center 60-pin connector on the 450, and to the "A" cable connector on the drive. Use the "in" connector on the drive if there are two 60-pin connectors marked "in" and "out". The other connector should have a terminator, or the terminator should be built into the drive. Disable one of the ports if the drive is dual ported. Only cable one disk drive for the initial system check. You can connect additional disk drives after this test, if necessary. ### 3.5.2.1 Connect The "B" Cable (Radial) Install a "B" cable (26-pin cable) from any "B" cable port on the 450 to the appropriate connector on the disk drive. The 450's "B" cable ports are not keyed to the logical disk drive number (i.e., Drive 0 can connect to Port 2 of the 450). When installing this cable, make sure the black stripe on the shielded cable lines up with the "pin 1" markings on the controller and drive. #### 3.5.2.2 Mechanical Restraint Make sure the "A" and "B" cables are mechanically restrained at both ends to prevent them from accidentally disconnecting. #### 3.5.2.3 Disk Drive Grounds Install a ground braid wire between the ground terminal on the disk drive(s) and the computer system ground (See Figure 3-7). ### 3.6 INITIAL TESTS This section relies upon your familiarity with the computer system's monitor. # 3.6.1 Power-up and Self Test The 450 initiates a self test upon power-up (indicated by an LED). The LED (L1) lights for a moment, and then goes off. If it remains on, the board is not functioning properly. Contact Xylogics for further assistance. #### NOTE Check the power supply voltages to ensure they are within limits (4.75 to 5.25 volts). # 3.6.2 <u>Drive Ready</u> Spin the drive up and wait for it to become ready. Read the Reset Register. This resets the 450, selects Drive 0, and tests the drive ready status. Read the CSR; it should contain 01H or 09H, depending on the 20/24-bit jumper. If bit 0 is not set, recheck the drive cable connections and try again. If you are still unable to get the proper status, check the -5V supply on the Multibus. If the problem persists, check the disk drive for functionality with an off-line tester. ## 3.7 DIAGNOSTICS When you run the diagnostics: - o Format the disk with either a diagnostic or format program. - o Run a full pass of the diagnostics. - o Cable and test any additional drives (See Section 3.8). The Xylogics 450 XYCAT Diagnostic Manual details the available diagnostics. ### 3.8 CABLING MULTIPLE DRIVES If you are using multiple drives, make sure the "A" and "B" cables are properly connected; observe the "pin 1" markings on both the cables and the drives. ### 3.8.1 <u>Terminator</u> Remove the terminator from the drive currently connected to the controller. Install the terminator in the <u>last drive</u> in the chain (See Figure 3-7). ## 3.8.2 "A" Cable (Daisy-chain) Connect the "A" cable directly from the first drive in the chain to the 450; connect additional drives together, starting with the initial drive (for example, the 450 connects to Drive 0; Drive 0 connects to Drive 1; Drive 1 connects to Drive 2, etc. Be careful; do not reverse the cables) Terminate the "A" cable at the last drive in the chain. The "A" cable's maximum total length is 100 feet (See Figure 3-7). # 3.8.3 "B" <u>Cable</u> (Radial) The "B" cables connect directly from each drive to a "B" cable port on the 450. A "B" cable may be up to 50-feet long (See Section 3.5.2.2). ### 3.8.4 Unit Select If you are daisy-chaining drives, assign each drive a unique Unit Select number. The 450 accesses drives with Unit Numbers from 0 through 3. FIGURE 3-7. CABLING MULTIPLE DRIVES # SECTION 4: INSTALLING THE 902-450-9xx SERIES 450 #### 4.0 GENERAL This section describes how to unpack and configure your 902-450-9xx series 450 controller. The information in Sections 3.1, and 3.3 through 3.8, is pertinent to this series; this section does not repeat this information. # 4.1 UNPACKING AND INSPECTION See Section 3.1 for unpacking and inspection information. ## 4.2 CONFIGURING THE 450 You can configure the 450 with several jumper options. The following paragraphs describe these options (See Figure 4-2 for a board layout). ## 4.2.1 <u>Base Address Selection</u> There are two separate parts to selecting the base address. First, select a response to 8 or 16-bit register addresses. Jumper JC controls this option. Factory setting: 8-bit register; JC installed. JC: installed = 8-bit address removed = 16-bit address. Jumpers JA/JB 1-13 control the actual base address. If you select 8-bit addressing, the jumpers for address bits 0-7 are the only valid jumpers. Ignore the jumpers for bits 8-F. Table 4-1 shows how to set the jumpers for commonly used base addresses. Use Figure 4-1 and Table 4-1 in configuring the base address to your needs. Inserting or removing a jumper between jumper blocks JA and JB controls I/O address bits 3-F. Installing a jumper asserts a zero on the address comparator for that bit; no jumper asserts a one. Factory setting: 40 (8-bit). | JB 0 0 0 0 0 0 0 0 0 | ~ I | |----------------------------------------|-----| | | | | | • | | | | | JA 0 0 0 0 0 0 0 0 0 | | | | | | | | | 1 2 3 4 5 6 7 8 9 10 11 12 13 | | FIGURE 4-1. BASE ADDRESS SELECTION FIGURE 4-2. 450 COMPONENT LOCATION ## 4.2.1 <u>Base Address Selection</u> (continued) | Address Bits: | <u>F</u> | E | D | <u>C</u> | <u>B</u> | <u>A</u> | <u>9</u> | <u>8</u> | 7 | <u>6</u> | <u>5</u> | 4 | <u>3</u> | <u>8/16</u> | |-------------------------------------------------------------|-------------|------------------|------------------|------------------|------------------|------------------|-------------|------------------|-------------|-------------|-------------|------------------|----------|------------------| | Pin Numbers: | | | | | | | | | | | | | | | | Jumper JA/JB:<br>Jumper JC: | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | x | | Address: | | | | | | | | | | | | | | | | 40 - 8-bit*<br>EE40 - 16-bit<br>50 - 8-bit<br>0050 - 16-bit | X<br>X<br>O | X<br>I<br>X<br>O | X<br>I<br>X<br>O | Х<br>О<br>Х<br>О | X<br>I<br>X<br>O | X<br>I<br>X<br>O | X<br>X<br>O | X<br>O<br>X<br>O | 0<br>0<br>0 | I<br>I<br>I | 0<br>0<br>0 | 0<br>0<br>I<br>I | 0 0 0 | I<br>O<br>I<br>O | <sup>\*</sup> Standard Factory Setting O = Out; I = In; X = Don't Care TABLE 4-1. BASE ADDRESS SELECTION ## 4.2.2 <u>20/24-Bit Address Relocation</u> The 450 functions in backplanes of 16, 20 and 24-bit addresses. Jumpers select the 20-bit or 24-bit Addressing mode. Software selects the 16-bit Addressing mode. System software determines the status of the jumper by reading bit 3 of the CSR. If set, the board is jumpered for 24-bit addressing. Both 20 and 24-bit Addressing modes support 16-bit addressing. Factory setting: 16/20-bit addressing. | <u>Mode</u> | <u>Jumper JM</u> | ļ | |-------------|------------------|----| | 16/20 | JM 2-3 | IN | | 16/24 | JM 1-2 | IN | FIGURE 4-3. 20/24-BIT ADDRESS JUMPERS #### 4.2.3 <u>24-Bit Address Jumpers</u> The 450 drives the upper address lines (with zero) in the 20-bit Addressing mode. If you require the address lines to float, remove the following jumpers (Factory setting: all jumpers installed): | Address Bit Jumper Blo | | |---------------------------------------------------------|--| | ADR14H JK 7-8 ADR15H JK 5-6 ADR16H JK 3-4 ADR17H JK 1-2 | | FIGURE 4-4. JUMPER BLOCK JK ### 4.2.4 <u>Interrupt Request Levels</u> You can choose any one of eight interrupt request levels. To select an interrupt level, connect a jumper as per Table 4-2. Factory setting: INT5/. | Interrupt Request Level | Jumper Block JX | |-------------------------|-----------------| | INTO/ | JX 15-16 | | INT1/ | JX 13-14 | | INT2/ | JX 11-12 | | INT3/ | JX 9-10 | | INT4/ | JX 7-8 | | INT5/ | JX 5-6 | | INT6/ | JX 3-4 | | INT7/ | JX 1-2 | TABLE 4-2. INTERRUPT REQUEST LEVELS ### 4.2.4 <u>Interrupt Request Levels</u> (continued) | | 2 | 4 | 6 | 8 | 10 | ) | 12 | 14 | 16 | |----|----|----|----|----|----|---|----|----|----| | TV | 10 | 10 | 10 | 10 | 10 | Ī | 0 | 0 | 0 | | UA | 10 | 10 | 10 | 10 | 10 | I | 0 | 0 | 0 | | | 1 | 3 | 5 | 7 | 9 | | 11 | 13 | 15 | FIGURE 4-5. INTERRUPT LEVEL - JX JUMPER BLOCK #### 4.2.5 <u>Disable Bus Priority Out</u> If you are using the 450 in parallel DMA arbitration (See Section 3.3.2.2), isolate the Bus Priority Out (BPRO/) signal from the Multibus by removing jumper JY. Factory setting: serial arbitration; JY installed. ## 4.2.6 <u>Power-fail Protection</u> Certain Multibus systems allow AC power-fail protection. Install jumper JH 1-2, and provide an appropriate power-fail signal on pin 18 of the Multibus P2 connector. This signal should go to ground when the AC power source fails. Using an AC (versus DC) power-fail indicator allows the 450 more time to protect the drive from accidental spiral writes. The 450 has on-board DC power loss detection circuitry. The 450 is normally jumpered for DC power-down protection. Factory setting: jumper JH 2-3 in. FIGURE 4-6. POWER-DOWN PROTECTION - JUMPER BLOCK JH #### 4.2.7 <u>Common Bus Request</u> All potential bus masters drive the Common Bus Request (CBRQ/) Multibus signal. CBRQ/ informs the current bus master that another bus master wishes to use the bus. If no other master requests the bus when the current master completes its transfer, the master retains bus mastership without any bus exchange overhead. Factory setting: CBRQ/ disabled. #### 4.2.7 <u>Common Bus Request</u> (continued) CBRO/ Disabled CBRO/ Enabled JZ 2-4 In JZ 1-2 In \* Pin JZ 3 is not used. FIGURE 4-7. COMMON BUS REQUEST - JUMPER BLOCK JZ #### 4.2.8 Remote Activity Indicator An on-board LED (L1) indicates when the controller is busy. A remote activity indicator signal is available on the backplane; install jumper JN and wire the remote LED between +5 volts and pin 42 of the P2 connector. Factory setting: JN out. ### 4.2.9 -5 VDC Regulator Option The 450 uses -5 volts to power the differential drivers/receivers for the SMD interface. This helps keep heat-producing components off the controller board, and allows you to put them in a more appropriate location. You can also configure the 450 to utilize an on-board -5 VDC regulator which derives this voltage from the -12 VDC provided in most Multibus systems. Table 4-3 and Figure 4-8 detail the regulator option. Factory setting: -5 VDC; available from the backplane. # 4.2.9 -5 <u>VDC</u> <u>Regulator</u> <u>Option</u> (continued) TABLE 4-3. -5 VDC OPTION JUMPERS FIGURE 4-8. -5 VDC OPTION JUMPER BLOCKS ## 4.2.10 Factory Use Only The 450 has two FIFO buffer options: 2 KB or 8 KB. You must order the correct FIFO size for your application since the parts are soldered in. Each buffer size requires jumpers which the factory sets. | 2 KB Option | 8 KB Option | | | |-------------|-------------|--|--| | JT 2-3 In | JT 1-2 In | | | | JV 2-3 In | JV 1-2 In | | | TABLE 4-4. 2 KB / 8 KB JUMPERS FIGURE 4-9. FIFO BUFFER JUMPER BLOCKS #### 4.2.11 Firmware and Sector Size The disk sequencer PROMS contain parameters which control the sector size, buffer size, and format type. Use the following information to ensure your 450 was properly configured at the factory. The following part numbers describe the product version, type, and configuration. These documentation package numbers (DPNs) are used throughout the ordering and manufacturing process. The DPN appears on the non-component side of every controller. #### PROMS FOR VARIOUS CONFIGURATIONS | Order Number | Part Nu<br>180-002<br><u>Loc. D10</u> - | -xxx | Bytes/Sector | <u>Buffer Size</u> | Format<br>Compatibility | |--------------|-----------------------------------------|------|--------------|--------------------|-------------------------| | 902-450-900 | 068 | 044 | 512 | 2 KB | 440 | | 902-450-901 | 045 | 044 | 512 | 8 KB | 440 | | 902-450-902 | 051 | 050 | 256 | 2 KB | 440 | | 902-450-903 | 052 | 050 | 256 | 8 KB | 440 | | 902-450-904 | 043 | 040 | 512 | 2 KB | 450 | | 902-450-905 | 038 | 040 | 512 | 8 KB | 450 | | 902-450-906 | 058 | 056 | 256 | 2 KB | 450 | | 902-450-907 | 057 | 056 | 256 | 8 KB | 450 | | 902-450-908 | 047 | 046 | 1024 | 2 KB | 450 | | 902-450-909 | 053 | 046 | 1024 | 8 KB | 450 | | 902-450-910 | 068 | 044 | 512 | 2 KB | 450 | | 902-450-911 | 055 | 054 | 2048 | 8 KB | 450 | | 902-450-912 | 049 | 048 | 1056 | 2 KB | 450 | TABLE 4-5. SECTOR / BUFFER SIZE CONFIGURATIONS # 4.2.11 Firmware and Sector Size (continued) | <u>Order Number</u> | Part Nu<br>180-002<br><u>Loc.</u> <u>Dl0</u> - | -xxx | Bytes/Sector | <u>Buffer Size</u> | Format<br>Compatibility | |---------------------|------------------------------------------------|------|--------------|--------------------|-------------------------| | 902-400-913 | 038 | 040 | 512 | 8 KB | 450 | | 902-450-914 | 049 | 048 | 1056 | 2 KB | 450 | | 902-450-915 | 061 | 059 | 768 | 8 KB | 450 | | 902-450-916 | 064 | 063 | 528 | 2 KB | 450 | TABLE 4-5. SECTOR / BUFFER SIZE CONFIGURATIONS (continued) # PROMS / PALS NOT MODIFIED | Description | Location | Part Number | |-----------------------------------------|----------------------|---------------------------------------------------------------------------------------------------| | EPROM " " " | E5<br>E5<br>E5<br>E5 | 180-002-041 (Standard)<br>180-002-065 (Tab 910)<br>180-002-066 (Tab 913)<br>180-002-067 (Tab 912) | | PAL<br>Disk Sequencer<br>Disk Sequencer | C3<br>B10<br>E10 | 180-001-009<br>180-002-037<br>180-002-039 | TABLE 4-6. PROM / PAL PART NUMBERS AND LOCATIONS ## 4.3 DISK DRIVE PREPARATION This section describes special disk drive sector switch settings. # 4.3.1 <u>Sector Switch Setting For Fujitsu Eagle</u> Switches on one of the drive's internal circuit cards usually select the number of sectors per track. Table 4-7 indicates the special sector switch setting for the Fujitsu Eagle (M2351). Fujitsu M2351 Setting (Forty-seven 512-Byte Data Sectors) (Jumper Installed): BC7: 3-4, 5-6, 10-11, 13-14 BD7: 2-3, 6-7, 9-10, 13-14 BE7: 3-4, 5-6, 10-11, 13-14 BF7: 3-4, 6-7, 10-11, Spare TABLE 4-7. SECTOR SWITCH SETTING FOR FUJITSU EAGLE ## SECTION 5: MAINTENANCE AIDS ## 5.0 GENERAL The following section provides useful information for installing and maintaining your Xylogics Model 450 Disk Controller. ## 5.1 MULTIBUS INTERFACE SIGNALS | Mnemonic | Conn. | <u>Pin</u> | Used By<br><u>450</u> | <u>Description</u> | |------------------|----------|------------|-----------------------|--------------------| | ADRO/ | Pl | 57 | Y | | | ADR1/ | Pl<br>Pl | 58<br>55 | Y<br>Y | | | ADR2/<br>ADR3/ | Pl<br>Pl | 56 | Y | | | ADR4/ | Pl | 53 | Y | | | ADR5/ | Pl | 5 <b>4</b> | Ÿ | | | ADR6/ | Pl | 51 | Ÿ | | | ADR7/ | Pl | 52 | Ÿ | | | ADR8/ | Pl | 49 | Ÿ | | | ADR9/ | Pl | 50 | Y | | | ADRA/ | Pl | 47 | Y | | | ADRB/ | Pl | 48 | Y | | | ADRC/ | Pl | 45 | Y | | | ADRD/ | Pl | 46 | Y | Address Bus | | ADRE/ | Pl | 43 | Y | | | ADRF/ | Pl | 44 | Y | | | ADR10/ | Pl | 28 | Y | | | ADR11/ | Pl | 30 | Y | | | ADR12/ | Pl | 32 | Y | | | ADR13/ | Pl<br>PO | 34 | Ä | • | | ADR14/ | P2 | 57 | P | | | ADR15/ | P2 | 58<br>55 | P | | | ADR16/<br>ADR17/ | P2<br>P2 | 55<br>56 | P<br>P | | | ADR1// | PZ | 20 | P | | | DATO/ | Pl | 73 | Y | | | DAT1/ | Pl | 74 | Y | | | DAT2/ | Pl | 71 | Y | | | DAT3/ | Pl | 72 | Y | | | DAT4/ | Pl | 69 | Y | | | DAT5/ | Pl | 70 | Y | | | DAT6/ | Pl | 67 | Y | | | DAT7/ | Pl | 68 | Y | Data Bug | | DAT8/ | Pl | 65 | Y | Data Bus | | DAT9/ | Pl | 66<br>63 | Y | | | DATA/<br>DATB/ | Pl<br>Pl | 63<br>64 | Y<br>Y | | | DATE/ | Pl | 61 | Y | | | DATD/ | Pl<br>Pl | 62 | Y | | | DATE/ | Pl | 59 | Y | | | DATE/ | Pl | 60 | Ÿ | | | / | | 50 | • | | # 5.1 MULTIBUS INTERFACE SIGNALS (continued) | | | į | Jsed By | | |-------------|----------|------------|------------|--------------------------------| | Mnemonic | Conn. | <u>Pin</u> | <u>450</u> | Description | | STROBE | | | | | | IORC/ | Pl | 21 | Y | I/O Read Command | | IOWC/ | Pl | 22 | Y | I/O Write Command | | MRDC/ | Pl | 19 | Ÿ | Memory Read Command | | MWTC/ | Pl | 20 | Ÿ | Memory Write Command | | XACK/ | Pl | 23 | Ÿ | XFER Acknowledge | | INTERRUPTS | | | | | | INTO/ | Pl | 41 | P | | | INTl/ | Pl | 42 | P | | | INT2/ | Pl | 39 | P | | | INT3/ | Pl | 40 | P | | | INT4/ | Pl | 37 | P | Interrupt Request Levels | | INT5/ | Pl | 38 | P | | | INT6/ | Pl | 35 | P | | | TRUTT/ | Pl | 36 | P | | | THIN | Pı | 33 | N | Interrupt Acknowledge | | DMA | | | | | | BPRN/ | Pl | 15 | Y | Bus Priority In | | BPRO/ | Pl | 16 | Y | Bus Priority Out | | BREQ/ | Pl | 18 | P | Bus Request | | BUSY/ | Pl | 17 | Ÿ | Bus Busy | | CBRQ/ | Pl | 29 | N | Common Bus Request | | MISCELLANEX | OUS CONT | ROL | | | | BHEN/ | Pl | 27 | Y | Byte High Enable | | BD RESET/ | P2 | 36 | N | Board Reset | | HALT/ | P2 | 28 | N | Bus Master Wait State | | INH1/ | Pl | 24 | N | Inhibit 1; Disable RAM | | INIT/ | Pl | 14 | Y | Initialize | | MISCELLANEX | ous | | | | | ACLO/ | P2 | 18 | P | AC Low | | ALE/ | P2 | 32 | N | Bus Master ALE | | AUX RESET/ | | 38 | N | Reset Switch Reserved | | LOCK/ | Pl | 25 | N | Inhibit 2; Disable PROM or ROM | | MPRO/ | P2 | 20 | N | Memory-protect | | PAR1/ | P2 | 27 | N | Parity 1 | | PAR2/ | P2 | 29 | N | Parity 2 | | WAIT/ | P2 | 30 | N | Bus Master Wait State | | | | | | | ### 5.1 MULTIBUS INTERFACE SIGNALS (continued) | Mnemonic | Conn. | <u>Pin</u> | Used By 450 | Description | |----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLOCKS | | | | | | BCLK/<br>CCLK/<br>PLC/<br>POWER | Pl<br>Pl<br>P2 | 13<br>31<br>31 | P<br>N<br>N | Bus Clock<br>Constant Clock<br>Power Line Clock | | 12VB<br>5VB<br>GVB<br>-5VB<br>-12VB<br>+5V<br>+12V<br>+15V<br>-5V<br>-12V<br>-15V<br>EEVPP<br>GND<br>GND | P2<br>P2<br>P2<br>P2<br>P1<br>P1<br>P2<br>P1<br>P2<br>P2<br>P2<br>P2 | 11,12<br>3<br>4<br>7,8<br>15,16<br>3,4,5,6,81,82,83,84<br>7,8<br>23,24<br>9,10<br>79,80<br>25,26<br>6<br>1,2,11,12,75,76,85,8<br>1,2,21,22 | N<br>N<br>N<br>N<br>Y<br>N<br>P<br>P<br>N<br>N<br>N | +12 VDC Battery<br>+5 VDC Battery<br>Return<br>-5 VDC Battery<br>-12 VDC Battery<br>+5 VDC<br>+12 VDC<br>+15 VDC<br>-5 VDC Supply<br>-12 VDC<br>-15 VDC<br>E2 PROM Power<br>Signal GND<br>Signal GND | Y = Yes; N = No; P = Possibly (Jumper or Optionally Available) ### 5.2 STORAGE MODULE DRIVE INTERFACE The SMD interface is compatible with several pin-numbering systems. This section lists both CDC's method, and the industry standard (STND). Xylogics follows the industry standard for pin-numbering. | NAME | CABLE | PIN +/-<br>CDC | PIN +/-<br>STND | DESCRIPTION | |------------------------------------------------------------------|------------|----------------------------------|----------------------------------|---------------------------------------------------------------------------------------| | UNIT SELECT | | | | | | Unit Select Ta | g A | 52/22 | 44/43 | Initiates a Unit Select sequence along with the Unit Select bits. | | Unit Sel. Bit<br>Unit Sel. Bit<br>Unit Sel. Bit<br>Unit Sel. Bit | 1 A<br>2 A | 53/23<br>54/24<br>56/26<br>57/27 | 46/45<br>48/47<br>52/51<br>54/53 | These binary weighted signals determine which drive (out of sixteen) the 450 selects. | | Open Cable Det | . А | 44/14 | 28/27 | The controller uses this signal to deselect the drive in the event of power failure. | # 5.2 STORAGE MODULE DRIVE INTERFACE (continued) | NAME | CABLE | PIN+/-<br>CDC | PIN+/-<br><u>STND</u> | DESCRIPTION | |----------------|------------|---------------|-----------------------|---------------------------------------------------------------------------------| | Unit Selected | В | 09/22 | 17/18 | A "B" cable signal; indicates the drive has been selected. | | Unit Ready | A | 49/19 | 38/37 | The selected drive is up to speed; the heads are loaded, and not faulted. | | CONTROL | | | | | | Tag l | A | 31/01 | 02/01 | Cylinder Select Tag; the drive seeks to the cylinder selected by Bus bits 0-10. | | Tag 2 | A | 32/02 | 04/03 | Head Select Tag; the drive selects the head specified by Bus bits 0-9. | | Tag 3 | A | 33/03 | 06/05 | Control Tag; the drive executes the function defined by Bus bits 0-9. | | Pwr. Seq. Hold | l A | 59 | 58 | Used for power-sequencing with Remote/Local; always enabled on the 450. | | Sequence Pick | In A | 29 | 57 | Used for power-sequencing with Remote/Local; always enabled on the 450. | | Bus Bit 0 | A | 34/04 | 08/07 | Write Gate Enable or bit 0 of head or cylinder. | | Bus Bit 1 | A | 35/05 | 10/09 | Read Gate Enable or bit 1 of head or cylinder. | | Bus Bit 2 * | A | 36/06 | 12/11 | Servo Offset (+) or bit 2 of head or cylinder. | | Bus Bit 3 * | A | 37/07 | 14/13 | Servo Offset (-) or bit 3 of head or cylinder. | | Bus Bit 4 | A | 38/08 | 16/15 | Fault Clear or bit 4 of head or cylinder. | | Bus Bit 5 | A | 39/09 | 18/17 | Address Mark Enable or bit 5 of head or cylinder. | | Bus Bit 6 | <b>A</b> ʻ | 40/10 | 20/19 | Recalibrate or bit 6 of head or cylinder. | <sup>\*</sup> Not Implemented On The 450 # 5.2 STORAGE MODULE DRIVE INTERFACE (continued) | NAME | CABLE | PIN+/-<br>CDC | PIN+/-<br>STND | DESCRIPTION | |---------------|-------|---------------|----------------|---------------------------------------------------| | Bus Bit 7 * | A | 41/11 | 22/21 | Data Strobe Early or bit 7 of head or cylinder. | | Bus Bit 8 * | A | 42/12 | 24/23 | Data Strobe Late or bit 8 of head or cylinder. | | Bus Bit 9 | A | 43/13 | 26/25 | Release or bit 9 of head or cylinder. | | Bus Bit 10 | A | 60/30 | 60/59 | Bit 10 of cylinder address. | | CLOCKS and DA | TA | | | | | Index | A | 48/18 | 36/35 | Pulses for every index mark. | | Read Clock | В | 17/05 | 08/09 | Synchronizes read data. | | Read Data | В | 16/03 | 06/05 | Reads data from drive. | | Sector | A | 55/25 | 50/49 | Pulses for every sector (except during index). | | Servo Clock | В | 14/02 | 02/03 | Synchronizes write data. | | Write Clock | В | 19/06 | 12/11 | Clock sent to drive with synchronized write data. | | Write Data | В | 20/08 | 14/15 | Write data sent to drive. | | STATUS | | | | | | Address Mark | * A | 50/20 | 39/40 | The drive encountered a sector mark. | | Busy | A | 51/21 | 42/41 | One port is busy in a dual port drive. | | Fault | A | 45/15 | 30/29 | The drive is faulted. | | On-cylinder | A | 47/17 | 34/33 | The drive is on-cylinder. | | Seek End | В | 23/10 | 20/19 | The drive completed a seek, or loaded the heads. | | Seek Error | A | 46/16 | 32/31 | The drive has a seek error. | | Write-protect | . A | 58/28 | 56/55 | The drive is write-protected. | <sup>\*</sup> Not Implemented On The 450 | PAGE | |--------------------------------| | "All Coble (Prime shair) | | "A" Cable (Daisy-chain)100 | | AACK9,11,68,69 | | ACLO | | Adaptive Format82 | | Address, Incrementing Disk | | Address Registers 9 67 91 96 | | Address Relocation | | Addressing Mode a 10 | | ADRM | | AREQ | | ASR | | Attention Acknowledge | | Attention Request9.11.68 | | AUD | | Auto Seek Retry | | "B" Cable (Radial) | | Bad Sectors | | Base Address Selection | | BPRN/94 | | BPR0/ | | Buffer Load | | Busy Conflict | | BWM | | Byte Mode | | Chain | | Chain Interrupts | | Chaining Enable | | CHEN | | COM | | COM | | | | Command Bits 3-0 | | Command Byte | | Command-Chaining | | Common Bus Request | | Completion Code | | | | Controller Reset | | Controller Type | | Count14 | | CTYP | | Cylinder and Header Error20,70 | | Cylinder Address | | Daisy-chain100 | | Data Address | | Data Buffering3 | | Data Relocation | | Data Transfer53 | | Default Parameters59 | | DERR | | DFLT | | | | PAGE | |--------------------------| | Disable BPRO/90,105 | | Disk Fault (H)51 | | Disk Ready (L) | | Disk Sequencer Error | | Disk Write-protect (H) | | DMA | | DMA Bus Arbitration93 | | Double Error9,67 | | DONE | | DRDY | | Drive Clear | | Drive Faulted | | Drive Not Ready20,70 | | Drive Ready | | Drive Reset | | Drive Size23,72 | | Drive Status51 | | Drive Type | | Drive Type 0 | | Drive Type, Unit Select | | Dual Port | | Dual Port Drive Busy (H) | | ECC Address Word | | ECC Correction Mode | | ECC Error | | ECC Pattern Word | | ECM | | EEF | | ERR9,11,34 | | Error Reset17,18 | | Errors | | ERRS | | Fault Clear | | FIFO30,33,107 | | Firmware | | Fixed Media24,58,72 | | Format | | Function Modification | | GBSY | | Go/Busy | | Hard ECC Error19,70 | | HDP15,19 | | Head | | Head Address | | Head Offset | | Header24,30,76-78 | | Header Bytes24,19,70 | | PAGE | |-----------------------------| | Header Not Found19,70 | | Header, Data, and ECC Bytes | | IEI | | IEN | | IERR | | Illegal Cylinder Address | | Illegal Head Address | | Illegal Sector Address | | Illegal Sector Size | | implied Seek | | Index Pulse40.74-76.97 | | Interleave | | Interleave Factor | | Interrupt | | Interrupt Enable14 | | Interrupt On Each IOPB | | Interrupt On Error | | Interrupt Pending | | Interrupt Request Levels | | Interrupt Reset | | IOPB | | IOPB Address Registers67 | | IOPB Relocation | | IPND | | Jumpers | | Last Sector Too Small | | Logical Sector Number | | LED | | Maintenance Buffer Dump | | Maintenance Buffer Load | | Maximum Cylinder23,52,57 | | Maximum Head Address | | Maximum Sector | | | | Multibus Interface Signals | | Next IOPB Address | | Non-existent Memory | | NOP Command | | ONCL | | Operation Timeout | | Overlap Seeks | | Physical Index | | Power | | Power-fail Protection | | Power-up | | PROMS | | Pseudo Index | | Read Command | | Read Drive Status50 | | Read Defect Map | | Read Header, Data, and ECC | | | | <u>PAGE</u> | |--------------------------------| | Read or Write Header | | Storage Module Drive Interface | | Transfer Mode |