# GangPak<sup>™</sup> 981-0004-001 REV A **JANUARY 85** Copyright © Data I/O Corporation, 1985. All rights reserved. Data I/O has made every attempt to ensure that the information in this document is accurate and complete. However, Data I/O assumes no liability for errors, or for any damages that result from use of this document or the equipment which it accompanies. Data I/O reserves the right to make changes to this document without notice at any time. #### NOTE Before using the GangPak<sup>TM</sup>, read section 1.3 for programmer mainframe compatibility information. In general, if a programming voltage is applied to a device which has been inserted backward, catastrophic failure will occur. To minimize part loss, GangPak<sup>TM</sup> uses circuitry and software to test for backward devices. Devices that are detected are flagged by lit LEDs and error indicators. Due to the electrical characteristics of some parts, backward device testing may damage a percentage of the parts installed backward. Such damage will be identified in further programming operations. Every effort should be made by the operator to ensure that all devices are installed correctly. # **TABLE OF CONTENTS** | SE | CTION 1. INTRODUCTION | | |-----|----------------------------------------------------|------------| | 1.1 | OVERVIEW | 1- | | 1.2 | THEORY OF OPERATION | 1- | | | 1.2.1 Software-Controlled Device Selection | 1-3 | | | 1.2.2 Electronic Device Identification | | | | 1.2:3 Multi-Image Programming | | | | PROGRAMMER COMPATIBILITY | | | | APPLICATIONS | | | 1.5 | SPECIFICATIONS | 1-1 | | 1.6 | FIELD APPLICATIONS SUPPORT | 1-1 | | 1.7 | WARRANTY | 1-6 | | 1.8 | SERVICE | 1-6 | | | ORDERING | | | | | | | SEC | CTION 2. INSTALLATION | | | 2.1 | INSPECTION | 2- | | | GANGPAK™ INSTALLATION | | | 2.3 | GANGPAK™ REMOVAL | 2. | | 2.0 | REPACKING FOR SHIPMENT | 2-4 | | 2.7 | TEL ACKING FOR STILL WILLY | 2-4 | | SEC | CTION 3. OPERATION | | | | OVERVIEW | | | | | | | | POWER UP | | | 3.3 | POWER DOWN | 3-2 | | 3.4 | BASIC OPERATION | 3-2 | | | 3.4.1 Family Code and Pinout Code Selection | 3-3 | | | 3.4.2 Device Insertion | 3-3 | | | 3.4.3 Device Removal | | | | 3.4.4 Load RAM with Master Device Data | 3-4 | | | 3.4.6 Verify RAM Data Against Master Device Data | 3-5 | | | SELECT CODES | | | | 3.5.1 Clear Silicon Signature ID Check (BC) | | | | 3.5.2 Set Silicon Signature ID Check (BD) | | | | 3.5.3 Examine Family Code and Pinout Code (CC) | 3-6 | | | 3.5.4 Display a Device's Identifier Array (CD) | 3-7 | | | 3.5.5 EEPROM Erase Routine (E) | 3-7 | | | 3.5.6 Select Set Size (E1). | 3-7 | | | 3.5.7 Select Word Size (E2) | 3-8 | | | 3.5.8 Display Check Sum of the Desired Device (E3) | | | | o.o.o Diopiay Cangrak''' Conniguration Number (Er) | <b>3-9</b> | # SECTION 4. MAINTENANCE/TROUBLESHOOTING/CALIBRATION 4.2 MAINTENANCE ...... 4-1 4.3 TROUBLESHOOTING ...... 4-2 4.3.2 Poor Yields ...... 4-3 4.4.2 Optional Verify-Voltage Checks ...... 4-7 **SECTION 5. CIRCUIT DESCRIPTION** 5.1 OVERVIEW ...... 5-1 5.2 GENERAL ARCHITECTURE/COMPONENT LAYOUT...... 5-1 5.2.3 Waveform Card ...... 5-4 APPENDIX A FAMILY CODES AND PINOUT CODES ...... A-2 ERROR CODES ...... A-4 MEASUREMENT CHART ...... A-6 TIMING DIAGRAMS ...... A-14 SCHEMATICS ...... A-71 30-701-1822 Digital Card 30-701-0110 Waveform Generator 30-701-0109 Socket Board 30-702-1999 Motherboard # **LIST OF FIGURES** | 1-1 | Partitioning Data into PROM-Sized Blocks | 1-2 | |-----|-------------------------------------------------------------------|------| | | Example of Set Programming Operation for Set Size of Three | | | 1-3 | 32-Bit-Wide Word System | 1-3 | | | Word Programming | | | 1-5 | Example of Set and Word Size Combination Programming of 16K Words | 1-4 | | 1-6 | Example of a "Modification Status" Sticker | 1-5 | | 2-1 | GangPak™ Installation | 2-1 | | 3-1 | Typical 29A Programmer Operation | | | 3-2 | Programmer Power Switch Location | | | 3-3 | GangPak™ Sockets and Device Installation | | | 4-1 | GangPak™ Disassembly | 4-1 | | | Socketboard Interconnect Cable Disconnect | | | 4-3 | Circuit Board Removal | 4-2 | | | Calibration Setup | | | 4-5 | Pin Numbers of Device Sockets | 4-7 | | 4-6 | Adjustment Locations | 4-7 | | | Scope Trigger Test Point | | | | Pin Names by Pinout Code Numbers | | | 4-9 | Sample Timing Diagram | 4-10 | | | Principal Components | | | | Block Diagram, GangPak™ Electronics | | | | Block Diagram, Digital Card (701-1822) | | | 5-4 | Block Diagram, Socket Board (701-0109) | 5-3 | | 5-5 | Block Diagram, Waveform Generator (701-0110) | 5-4 | # **LIST OF TABLES** | 1-1 | Using the GangPak <sup>TM</sup> | 1-1 | |-----|---------------------------------------------|-----| | | Programmer Compatibility | | | 1-3 | Programmer RAM-Expansion Kits | 1-6 | | 4-1 | GangPak™ Troubleshooting Chart | 4-4 | | 4-2 | Key Sequence to Access the Calibration Mode | 4-6 | | A-1 | Family Codes and Pinout Codes | A-2 | | A-2 | Error Codes | A-4 | | Δ-3 | Measurement Chart | A-6 | BLANK # SECTION 1 INTRODUCTION #### 1.1 OVERVIEW Data I/O's GangPak<sup>TM</sup> gang programming module reliably programs over 40 industry standard 24- and 28-pin EPROMS and EEPROMs. With "set programming" the GangPak<sup>TM</sup> can download data from a microprocessor development system and partition it into blocks, with up to eight devices per set. Data for wide-word systems (up to 64 bits) can be interwoven within the downloaded data. The GangPak<sup>TM</sup> also programs up to eight devices with identical data at one time. Values for programming variables, including pinouts, voltage levels and timing, are stored in the GangPak<sup>TM</sup> firmware tables. When you choose the family and pinout codes for a particular device, the programmer uses information in these tables to assemble a specialized programming routine in scratch RAM. This method allows high-speed operation with minimum firmware. The GangPak<sup>TM</sup> is designed to adapt to the programming requirements of future devices with simple software upgrades. This manual describes the components and operation of the GangPak™. Subjects addressed in this manual and the corresponding sections are listed in table 1-1. Use this list as a quick-reference point of the major sections in this manual. Throughout this manual, the entries that you are to make from either the programmer or the terminal are indicated by the entry enclosed in a key symbol. For example, indicates you should press the "COPY" key on the programmer keyboard. In addition, the symbols shown below are used to indicate modes of operation. Terminal Mode Programmer Front Panel Mode Table 1-1. Using the GangPak™ Manual | Subject | Section | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | Theory of operation | 1.2 | | Installation procedures for GangPak™ | 2.0 | | Basic operation instructions for GangPak™ | 3.0 | | Exact key sequences for operating GangPak <sup>TM</sup> with the 29A Universal Programmer (Refer to your programmer manual for System 19 and 100A key sequences.) | 3.0 | | Maintenance/Calibration/Troubleshooting | 4.0 | | Circuit descriptions | 5.0 | | Block diagrams | 5.0 | | Schematics | 5.0 | | Family codes and pinout codes | Appendix A | | Data I/O service centers | Back of manual | | Warranty information | Back of manual | #### 1.2 THEORY OF OPERATION The GangPak™ can be used in 29A, 100A or System 19 programmers of any configuration (see section 1.3 for the required firmware revision levels). There are two methods of programming available with the GangPak™: gang programming and multi-image programming (wideword programming or set programming described in subsection 1.2.3). In both cases, when using a master device or a master set as the data source for programming, you must first instruct the programmer to copy the device data into programmer RAM, then enter the family code and pinout code (as described in subsections 1.2.1 and 3.4). When devices with electronic identification are used, the GangPak™ can automatically select the proper family code and pinout code for you (see subsections 1.2. and 3.5 for details). #### 1.2.1 Software-Controlled Device Selection Your GangPak<sup>TM</sup> has been designed to program 24- and 28-pin PROMs in the same 28-pin sockets without adapters, configurators or characterizers. This is made possible through the use of software-controlled hardware. The operator simply enters in a four-digit code (a two-digit family code number and a two-digit pinout code number) and the GangPak<sup>TM</sup> automatically configures its hardware for that device. Each device is assigned a family code and a pinout code. Devices and their corresponding family codes and pinout codes can be found in table A-1 in appendix A. The family portion of the code specifies information pertaining to the characteristics and requirements of a device. This includes such things as the programming algorithm type and program pulse width; details on the information specified by the various family codes can be found on the measurement chart in section 4. The pinout portion of the code specifies information on the physical layout of a device such as the location of the address pins and the location of the control pins and their active states; details on the information specified by the various pinouts can be found on the pinout chart in section 4. ## 1.2.2 Electronic Device Identification The GangPak™ can be instructed to automatically configure itself to program PROMs that have been encoded with an electronic identifier by the manufacturer. You can do this by selecting "FF FF" when prompted for the family and pinout codes by the programmer. When you do this, the GangPak™ will read the electronic identifier encoded into the device and select the correct family code and pinout code for you. To see what codes were automatically chosen, press then the programmer will display the codes. This select function will only work after you have initiated a device-related operation (such as a Load operation). If you try to select this function before you have initiated a device-related operation, the programmer will display 0000 \*\*. When using this feature, be sure that the parts have the manufacturer's electronic identifier and that all the devices program the same way. The GangPak<sup>TM</sup> will automatically check to ensure that this has been done. #### 1.2.3 Multi-Image Programming Your GangPak<sup>TM</sup> can simultaneously program two to eight PROMs with completely different data patterns. This feature eliminates the need for separate down-load and programming operations, saving time and eliminating confusion. There are two ways in which the GangPak<sup>TM</sup> makes this feature available: selectable modes called set programming and word programming (see section 3.5 for operational information). Both modes take advantage of common data presentation schemes. These modes (set programming and word programming), as well as using these modes together, are described in this subsection. #### Set Programming It is common for the length of a program to exceed the capacity of a single PROM (as shown in ① of figure 1-1). Loading the program data into PROMs, therefore, requires that the data be partitioned into appropriately sized blocks to be programmed into multiple PROMs, as shown in ② on figure 1-1; the size of each block would be determined by the capacity of the PROM being used. Once partitioned, each block of data would then be programmed into an individual PROM, as shown in ③ on figure 1-1. The programmed PROMs comprise what is referred to as a "set" since, together, they contain the complete range of data (the original program). Figure 1-1. Partitioning Data Into PROM-Sized Blocks The GangPak™ eliminates the need to manually partition these data into blocks and program each partition separately. You simply enter the number of devices in the set and an entire set of PROMs can be created in just one program operation in the time it would otherwise take to program a single device. The number of devices in the set, called set size, can range from one to eight and is selected through the select function (E1, see section 3.5 for details). For set sizes of less than five, multiple sets of PROMs can be produced simultaneously. The first PROM of the second set is always placed in the next higher socket number following the last PROM of the preceding set. To clarify this, refer to figure 1-2, which illustrates set programming for a set size of three. In this example, the first PROM of the set is shown as "A" and last PROM in the set is shown as "C". Notice that the first PROM of the second set, also shown as A, has been inserted in the next socket after C (the last PROM in the preceding set). Extra sockets forming an incomplete set are to be left unused and are designated as illegal. Thus, if you place devices in these sockets during a device operation, it will generate error message A-9 (illegal insertion). Figure 1-2. Example of Set Programming Operation for Set Size of Three #### **Word Programming** Most PROMs are organized into 8-bit bytes, each address in the PROM accessing one byte of data. This scheme is fine for byte-wide (8 bits per byte) processors. As the need for greater computing power increased, semiconductor manufacturers have introduced microprocessors with wider data bus structures. Today, wide-word microprocessors with data bus widths of 16 and 32 bits are not uncommon. PROMs, however, have continued for the most part to be organized by 8 bits per byte. One way to use these PROMs in wide-word systems is to organize several PROMs in such a manner as to allow each address to access several bytes simultaneously. A group of PROMs organized in this fashion can be considered as one virtual PROM organized into 16- or 32-bit words, each address accessing one word; figure 1-3 illustrates this scheme for a 32-bit-wide word system. Figure 1-3. 32-Bit-Wide Word System In this scheme, the address and decode of the individual PROMs are wired in parallel — that is, they are shared in common. Each PROM contributes 8 bits to the 32-bit word. Thus, when address Ø is accessed, for instance, PROM 1 would output the high-order byte of the word, PROM 2 would output the upper middle, PROM 3 the lower middle, and PROM 4 would output the low order. PROM 1 could be considered the high-order PROM, since it will contain only the high-order portion of the word at all its addresses, and similarly for the other three PROMs. Data for this scheme would typically be assembled by a development system in the form of consecutive words: each word made up of a high-, upper-middle, lower-middle, and low-order bytes. Data in this format could be downloaded directly to the programmer's RAM to be programmed into PROMs by the GangPak<sup>TM</sup>. By selecting the proper word size, the GangPak<sup>TM</sup> would then automatically distribute the appropriate data to each PROM. Thus, time-consuming, tricky and messy data manipulations are totally unnecessary with your GangPak<sup>TM</sup> for data arranged in the form of words up to 64 bits wide. These word size selections are accessed through a select code (described in section 3.5). Figure 1-4 illustrates how the data would be programmed into the PROMs using the GangPak<sup>TM</sup>. As can be seen in this figure, the PROMs in sockets 1 and 5 would contain the byte at BEGIN RAM ADDRESS and every subsequent fourth byte, PROMs 2 and 6 would contain the Figure 1-4. Word Programming byte at the BEGIN RAM ADDRESS +1, and every fourth byte from there, etc. Thus, in one program operation, two sets of PROMs could be created. #### **Set and Word Size Combinations** The GangPak<sup>TM</sup> also enables you to select set and word size combinations. This mode is useful when one needs to program a large block of data that is arranged by words. For example, if one were to download a file of 16K words, each word being 2 bytes wide, and wanted to program them into a set of 4K x 8 bit PROMs, he would select a set size of 4 and a word size of 16. When selecting set and word size combinations, the rule of thumb is: SET SIZE X WORD SIZE $\leq$ 64. Using this rule of thumb ensures that the GangPak<sup>TM</sup> has enough sockets to accommodate the operation. Figure 1-5 shows how the GangPak<sup>TM</sup> will distribute the data. Figure 1-5. Example of Set and Word Combination Programming of 16K Words #### 1.3 PROGRAMMER COMPATIBILITY To be compatible with the GangPak™, your programmer may require a hardware and/or firmware update, depending on the model, configuration, and age. The information that follows will help you determine whether your programmer requires updating. If you find that your programmer does require updating, contact your nearest Data I/O Service Center. System 17 — The System 17 must be converted into a System 19 with the latest firmware installed and latest hardware modifications. # NOTE Devices that are 512 kbits or greater cannot be programmed in a System 17. - System 19 Check to determine whether your System19 contains a 702-1520 or 702-1980 controller board by performing the following steps: - 1. Remove the programming pak (section 2.3). - Remove the metal shield on the programmer (if any, see figure 2-1). - Count the number of EPROM firmware sockets located just behind the pak interface connector. If there are four sockets, it is a 702-1520 board. If there are eight sockets, it is a 702-1980 board. If your System 19 contains a 702-1520 controller board, check the modification status sticker (figure 1-6) on the bottom of the programmer. If the sticker is not there or if only "1" is marked off, your System 19 requires hardware and firmware updating; contact the nearest Data I/O Service Center. If "2" is marked, your System 19 is compatible with the GangPak<sup>TM</sup>. | MODIFICATION STATUS | | | | | | | |---------------------|---|---|---|---|---|--| | 1 | 2 | 3 | 4 | 5 | 6 | | | 0 | 0 | 0 | 0 | 0 | 0 | | Figure 1-6. Example of a "Modification Status" Sticker If your System 19 contains a 702-1980 controller board, it may require a firmware update. To display the configuration number of the firmware in your programmer, key in "SELECT-B2-START." If the configuration number displayed is either "3599" or "CC8B", your firmware needs updating. # NOTE Devices that are 512 kbits or greater cannot be programmed in a System 19. 29A Universal Programmer — To be compatible with the GangPak™, the 29A programmers must have Rev C or later firmware. To determine the configuration of the firmware in your 29A, key in "SELECT-B2-START" and observe the display. Refer to table 1-2 to determine if your firmware needs to be updated. #### NOTE Rev D or later firmware must be installed in the 29A to program 512 kbit devices. 29B Universal Programmer — Does not require any revisions to be compatible with the GangPak<sup>TM</sup>. **Table 1-2. Programmer Compatibility** | Model | Rev | Configuration<br>Number | |------------------------------------|------------------|------------------------------| | 29A | A<br>B | 1ECA<br>20A4 | | 29A (with computer remote control) | A<br>B | BB41<br>C00B | | 100A | A<br>B<br>C<br>D | 917F<br>9405<br>9DEE<br>9BED | 100A Production Programmer — To be compatible with the GangPak<sup>™</sup>, the 100A programmers must have Rev E or later firmware. To determine the configuration of the firmware in your 100A, key in "SELECT-10" and observe the display. If the hex number display matches one listed in table 1-2, your firmware needs to be updated. Devices that require more RAM than is available in the System 100A cannot be programmed. To fully utilize the set programming feature of the GangPak<sup>TM</sup>, the RAM expansions shown in table 1-3 are available. Table 1-3. Programmer RAM-Expansion Kits | MODEL | STANDARD<br>RAM | MOTHERBOARD | EXPANDED<br>RAM | RAM-EXPANSION KIT | |-----------|-----------------|-------------|--------------------|------------------------------| | 29A | 8K x 8 | 1980 | 16K x 8<br>64K x 8 | 951-0100-001 | | 100A | 4K x 8 | 1980 | 8K x 8<br>16K x 8 | 951-0100-002 | | System 19 | 4K x 8 | 1980 | 8K x 8<br>16K x 8 | 951-0100-002<br>951-0100-001 | | | | 1520 | 8K x 8<br>16K x 8 | 950-1533-1<br>950-1533-2 | #### 1.4 APPLICATIONS Table A-1 in appendix A lists all the devices that could be programmed with the GangPak™ at the time this manual was published. In many cases when a new device with industry-standard pinout is introduced within a manufacturer's family, the GangPak™ WILL NOT require a revision to program it. For some new applications, such as to accommodate a new device family, a firmware update of the GangPak™ may be required. The revision number is stamped after the part number (950-0077) along the underside of the top edge of the GangPak™ socket assembly. #### 1.5 SPECIFICATIONS The GangPak<sup>TM</sup> receives its power from the programmer mainframe. Programming waveforms are generated from raw programmer supplies using regulators controlled by the programmer's microprocessor. The controlling firmware is located on a circuit card within the GangPak<sup>TM</sup>. The physical and environmental specifications are: - Altitude: Sea level to 3 km (10,000 ft) - Dimensions: 6¾ x 9½ x 4½ in. - Humidity (operating): 90% maximum (noncondensing) - Humidity (storage): 95% maximum (noncondensing) - Temperature (operating): 0 to 40°C (32 to 104°F) - Temperature (storage): -40 to 55°C (-40 to 131°F) - Weight: 1.48 kg (3 lb, 4 oz) #### 1.6 FIELD APPLICATIONS SUPPORT Data I/O has Field Applications Engineers (FAEs) throughout the world. They can provide additional information about interfacing Data I/O products with other equipment and answer questions about equipment. FAEs are located within the United States at the addresses listed in the back of this manual. For international applications support, contact your nearest Data I/O representative. #### 1.7 WARRANTY Data I/O equipment is warranted against defects in materials and workmanship. The warranty period of one year begins when you receive the equipment. The warranty card inside the back cover of this manual explains the length and conditions of the warranty. For warranty service, contact your nearest Data I/O Service Center. # 1.8 SERVICE Data I/O maintains Service Centers throughout the world, each staffed with factory-trained technicians to provide prompt, quality service. In addition to repairs, all Data I/O products can be calibrated at Service Centers. A list of all Data I/O Service Centers is located in the back of this manual. #### 1.9 ORDERING To order equipment, contact your Data I/O sales representative. Orders must contain the following information: - Description of the equipment (see the latest Data I/O price list or contact your sales representative for equipment and part numbers) - · Quantity of each item ordered - · Shipping and billing address of firm, including ZIP code - · Name of person ordering equipment - · Purchase order number - · Desired method of shipment # SECTION 2 INSTALLATION # 2.1 INSPECTION The GangPak™ was tested both electrically and mechanically before it was shipped, and was carefully packaged to prevent shipping damage. It should, therefore, arrive free of any defects, without marks or scratches, and in perfect operating condition. Carefully inspect the instrument for any damage that may have occurred in transit; if you note any damage, file a claim with the carrier and notify Data I/O. #### NOTE Voltage transients can cause device damage. Be sure that all sockets are empty when: · Switching power on or off or Installing or removing the GangPak™ #### 2.2 GANGPAK™ INSTALLATION The GangPak<sup>™</sup> may be installed and removed with the programmer's power on; this feature allows you to retain data in RAM during module changes. If the programmer power is turned on before the GangPak<sup>™</sup> is installed, you will hear a "beep" until the GangPak<sup>™</sup> is installed. To install the GangPak™, do the following: - Slide the GangPak™ into the opening in the programmer (figure 2-1). - Tilt the GangPak™ up and gently push it back to hook the flange of the GangPak™ over the back edge of the programmer opening (figure 2-1a). - Lower the GangPak™ into position as shown in figure 2-1b. - Press gently on the front edge of the GangPak<sup>™</sup> to ensure a good connection (figure 2-1c). Figure 2-1. GangPak™ Installation # 2.3 GANGPAK™ REMOVAL - Check to make sure the programmer is not in the middle of an operation. If it is, wait until the operation is complete (the action symbol on the display disappears). - Check to make sure a device is not in a socket. If one is in a socket, remove it as described in section 3.7. - 3. Tilt the GangPak $^{\text{TM}}$ up and gently remove it from the programmer. # 2.4 REPACKING FOR SHIPMENT If the GangPak<sup>TM</sup> is to be shipped to Data I/O for service or repair, attach a tag to it describing the work required and identifying the owner. In correspondence, identify the unit by part number, revision level, and name. If the original shipping container is to be used, place the GangPak<sup>TM</sup> in the container with the appropriate packing material and seal the container with strong tape. If another container is used, be sure that it is a heavy carton, wrapped with heavy paper or plastic; use appropriate packing material and seal well with strong tape. Mark the container "DELICATE INSTRUMENT" or "FRAGILE." 2-2 # **SECTION 3** # **OPERATION** #### 3.1 OVERVIEW The GangPak<sup>™</sup> can be used in 29A, 100A or System 19 programmers of any configuration; see section 1.2 for firmware revision levels required. There are three methods of programming available with the GangPak<sup>™</sup>: gang programming, set programming and word programming. The typical gang programming operation with a 29A programmer and a GangPak™ is illustrated in figure 3-1. As can be seen from this figure, the GangPak™ can obtain data from three sources (a master device(s), a serial port, or the keyboard); because the serial port and keyboard operation are unique for each type of programmer, you will be referred to your System 19 or 100A programmer manual for details on how to program using these mainframes. The procedures to perform basic operations with your GangPak<sup>™</sup> and the 29A are described in this section. Wherever possible, key sequences have been included to use your GangPak<sup>TM</sup> with a 29A Universal Programmer with Rev D firmware (read section 1.3 carefully to determine your programmer's firmware revision level). Refer to your programmer manual for key sequences for the 19 and 100A programmers. Throughout this manual, the entries that you are to make from either the programmer or the terminal are indicated by the entry enclosed in a key symbol. For example, Figure 3-1. Typical 29A Programmer Operation indicates the "ESC" (escape) key on the terminal keyboard should be pressed. In addition, the symbols shown below are used to indicate modes of operation and prompts. #### 3.2 POWER UP If the GangPak<sup>TM</sup> is not installed in the programmer when power is turned on, you will hear a "beep" until the GangPak<sup>TM</sup> is properly installed. When power is fully applied, the programmer will perform the self-test routine. When the self-test routine is complete, the programmer will display its ready message. #### NOTE The line in the action Symbol ( ) rotates 360 degrees several times as the programmer performs the self test. When the self test is complete, the programmer displays To turn the programmer on: 1. Check to make sure the sockets are empty. If a device is in a socket, lift up the lever (on the upper left of the socket; see subsection 3.4.3), then gently lift the device out of the socket. - Plug one end of the AC power cord into a power outlet and the other end into the power cord connector on the back of the programmer. - Lift the power switch up to the "ON" position (see figure 3-2). Figure 3-2. Programmer Power Switch Location # 3.3 POWER DOWN #### CAUTION Do not turn the power off while the programmer is doing an operation or when a device is in a socket; voltage transients may damage the device. To turn the programmer power off, do the following procedure: - Check the action symbol on the programmer display to make sure that the programmer is not in an operation process. If the action symbol has not stopped, wait until the operation is complete and the action symbol has stopped turning. - 2. Check to make sure the sockets are empty. If a device is in a socket, remove it as described in section 3.4.3. - Push the power switch down to the "OFF" position (figure 3-2). ## 3.4 BASIC OPERATION The GangPak<sup>TM</sup> has eight sockets that can be used to program from one to eight devices at the same time. All data transfer or verification operations occur between the programmer's internal RAM and the device(s) or between the RAM and serial port in your programmer. Because the operating procedure to transfer data via a serial port varies among programmers, this manual describes only data transfer using the 29A. For other programmers, refer to the specific operation manual. The basic data transfer operations that can be accomplished with the GangPak<sup>TM</sup> and 29A Universal Programmer are listed below and described in the following subsections: - Load RAM with data from a master device or master set (described in section 3.4.4). - Load RAM with data from the serial port (described in your programmer manual). - Program groups of devices with the same RAM data (described in section 3.4.6). - Program sets of devices with RAM data (described in section 3.5.3). - Verify RAM data against the device data (described in section 3.4.6). #### 3.4.1 Family Code and Pinout Code Selection Any device that can be programmed with the GangPak<sup>TM</sup> is specified by a unique combination of a two-digit family code and a two-digit pinout code; see table A-1, appendix A of this manual to find the correct family code and pinout code for the device you are programming. Once the codes are entered for a particular device, the GangPak<sup>TM</sup> remains set up for any operation with that device until you enter new codes. If invalid family codes and pinout codes are entered, a beep will sound and the operation will be stopped. In the 29A terminal mode, the programmer will display: and the operation will be stopped. To select the family and pinout codes: - Locate the manufacturer and part number stamped on the device. - Turn to the family and pinout code table (table A-1 in appendix A) and find the manufacturer's name. - 3. See the column entitled "Device Part Number" and find the number corresponding to the number on the device. - 4. See the columns labeled "Family Code" and "Pinout Code" to find the code numbers corresponding to the device number for the manufacturer of the device. - Enter the family code and pinout code you selected from this table when prompted by the programmer or terminal. ## 3.4.2 Device Insertion Once you have entered the appropriate family and pinout codes, the GangPak<sup>TM</sup> is ready to accept devices. A good electrical connection between a device and its socket is essential. To ensure a good connection: - Check to make sure the programmer is not doing an operation. If it is, wait until the operation is complete. - 2. Lift the lever on the upper-left side of the socket; see figure 3-3. (The lever will stay in the upright position.) - 3. Gently set the device in the socket. #### NOTE: For 28-pin devices, make sure pin 1 of the device is aligned with pin 1 of the socket (upper left corner); see figure 3-3. For 24-pin devices, make sure pin 1 of the device is aligned with the dot on the 24-pin line of the socket (see figure 3-3) and pin 12 is aligned with the bottom left corner of the socket. In general, if a programming voltage is applied to a device which has been inserted backwards catastrophic failure will occur. To minimize part loss, GangPak™ uses circuitry and software to test for backward devices. Devices that are detected are flagged by lit LEDs and error indicators. Figure 3-3. GangPak™ Sockets and Device Installation 4. Push the lever down to lock the device in the socket. ## 3.4.3 Device Removal To remove a device: - 1. Check to make sure the programmer is not doing an operation. If it is, wait until the operation is complete. - Lift the lever on the left side of the socket (see figure 3-3). The lever will remain in the upright position. #### 3.4.4 Load RAM with Master Device Data To load the 29A RAM with data from a master device with control from programmer front panel, follow the steps given below. A set of master devices of up to eight can be loaded at one time. After the load operation, the set size in effect is automatically set to the number of devices inserted. The set of devices must be installed starting at socket 1 with no gaps of unused sockets between devices in the set. Data are arranged in RAM the way the devices are positioned in the sockets. The data from the device in socket No. 1 are loaded into the lowest block of RAM. 29A Displays to select the source of the data. 29A Displays # DEV.ADDR/SIZE TO ## NOTE ADDR/SIZE pertains to block limit parameters. ADDR is the starting device address. It can be set to any address within the range of the word limit of the device. SIZE is the number of bytes to be considered in the operation and cannot exceed the word limit of one device. If unset, these parameters will default to 0 and the word limit of the device, respectively. to select the destination for the data. 29A Displays NOTE ADDR is the starting RAM address for the operation. 29A Displays # FAM.00 PIN 00 #### NOTE The 29A will display 00 if you have not entered a family code and pinout code or will display the last family code and pinout code you entered. - Enter the family code and pinout code (see section 3.4.1). - 6. Insert a device(s) into the appropriate socket(s). 29A Displays # (LOADING DEVICE 🛭 #### NOTE The amount of time the programmer will require to perform this operation will vary depending on the device size. Lit LED will indicate the devices are being loaded and the action symbol will rotate 360 degrees several times. When the operation is complete, the LED goes off and the action symbol signals the programmer's readiness unless there is an error (see table A-2 in appendix A). checksum of device data # NOTE XXXX is the check sum of all the device data. If you have set block limits, the check sum (XXXX) will be calculated only for the device in the first socket. If no devices are detected, the check sum will remain the same as it was before the operation (i.e., the RAM data will be unchanged). Remove the master device(s) from the GangPak™ (see section 3.4.3). # 3.4.5 Program Device with RAM Data When programming a device, the system performs illegal bit tests and blank checks at low $\mbox{$V_{CC}$}. \label{eq:cc}$ To program a blank device with the data in the 29A RAM with control from the programmer front panel, follow the steps given below. #### NOTE if changes are desired for set size and/or word size, make changes as needed before proceeding. to select the destination for the 29A Displays 29A Displays (RAM\_ADDR/SIZE TO #### NOTE ADDR/SIZE pertains to block limit parameters. ADDR is the starting RAM address. It can be set to any address within the range of RAM with which your programmer is equipped. SIZE is the number of bytes to be considered in the operation. If unset, these parameters will default to 0 and the word limit of the device, respectively. 29A Displays (CO RAM; DEV,ADDR NOTE ADDR is the starting device address for the operation. #### NOTE The 29A will display 00 if you have not entered a family code and pinout code or will display the last family code and pinout code you entered. - 5. Enter the family code and pinout code (see section 3.4.1). - 6. Insert a device(s) into the appropriate socket(s). 29A Displays TEST DEVICE 0 (PROGRAM DEVICE D #### NOTE During programming, the LED under the devices will be lit. When programming and verify are complete, the LED under the socket that has failed is lit. LEDs of empty sockets are also lit. If a device has programmed correctly, the corresponding LED will go off. increments by 1 for each programming operation, # 3.4.6 Verify RAM Data Against Master Device Data The two-pass verify consists of comparing the device data to RAM data and is performed at two $V_{CC}$ levels; these levels vary according to each manufacturer's requirements. To verify that data entered in the 29A RAM duplicates the device data, follow the steps listed below. 29A Displays 29A Displays 29A Displays 29A Displays - 5. Enter the family code and pinout code (see section 3.4.1). - Insert the device to be verified into the GangPak™ (see section 3.4.2). 29A Displays NOTE LEDs will be lit under all sockets that did not verify or had no part detected in them. Remove the devices from the GangPak™ (see section 3.4.3). #### 3.5 SELECT CODES In addition to the three basic source-destination functions (copy, verify and edit) and the select functions described in the Operation section of your programmer manual, the GangPak<sup>TM</sup> offers nine additional select functions (BC, BD, CC, CD, E0, E1, E2, E3 and EF); these functions are not mandatory for basic operation of the GangPak<sup>TM</sup>. These select functions are described in this section. #### 3.5.1 Clear Silicon Signature ID Check (BC) Select function BC disables (clears) an error when the silicon signature ID does not compare with the entered Family Code/Pinout. This select code is used when it is desirable to substitute a different Family Code/Pinout for the one set in the silicon signature. To use the Clear Signature ID select function, follow the steps below. 29A Displays 29A Displays The Silicon Signature ID check device feature is now disabled. #### 3.5.2 Set Silicon Signature ID Check (BD) Select function BD enables (sets) an error when the silicon signature ID does not compare with the entered Family Code/Pinout. This select code is used to prevent the accidental destruction of the devices when the wrong Family Code/Pinout is entered. The ID check will be enabled (set) whenever a new Family Code/Pinout is entered. To use the Set Signature ID select function, follow the steps below. 29A Displays SELECT CODE .. 29A Displays The silicon signature ID check device feature is now enabled. #### 3.5.3 Examine Family Code and Pinout Code (CC) Select function CC displays the family code and pinout code that the GangPak<sup>TM</sup> used during the last device-related operation. This select code is useful when "FF FF" has been selected when prompted for the family and pinout codes. 29A Displays 29A Displays NOTE XX is the device family code and YY is the pinout code. ## 3.5.4 Display a Device's Electronic Identifier Array (CD) Select function CD displays the 16 bytes of the device's electronic identifier. Byte /is the manufacturer's identification; byte 1 is the device's identification. The functions of bytes 2 through 15 are determined by the manufacturer of the device. To display the electronic identifier encoded in the device, follow the procedure outlined below. 29A Displays Insert the device into socket No. 1 to increment to the next signature byte #### 3.5.5 EEPROM Erase Routine (EØ) 3. Select code EØ allows you to erase (return to its unprogrammed state) an electrically erasable PROM (EEPROM). The correct family code and pinout code must have been entered before this select code is executed. 29A Displays XX is the device family code and YY is the pinout code. #### NOTE Make sure that the family code and pinout code in the programmer display are correct before continuing. If they are correct, do step 3a. If not correct, do step 3b. 3a. If the family code and pinout code in the programmer display are correct, insert the PROM(s) to be erased into any socket(s). Press START and your PROMs will be erased. or 3b. If the family code and pinout code in the programmer display are not correct, exit the select mode by pressing any function key, then enter the correct codes. #### 3.5.6 Select Set Size (E1) Use this procedure to select the set size when doing set programming. For a description of set programming, refer to subsection 3.5.3. 29A Displays 29A Displays #### NOTE X is the current set size in effect. The programmer will default to 01 or to the number of devices loaded in the last load operation. To change the defaulted number, just select the correct number. to select the number of parts in a set. #### NOTE X represents the number of parts in a set. This entry can be any number from 1 through 8. If the correct number of parts in the set is displayed, continue with the next step. If it is not the correct number, enter in the correct number. 29A Displays ## NOTE When entering set size, remember that the number of parts times the device size must be less than or equal to the programmer RAM size. If the set size exceeds the programmer RAM size, the programmer will accept the entry, but will display ERROR 27 when you attempt a device-related operation. 29A Displays NOTE OX is the set size now in effect. If you do a Load operation for a set of devices, the set size will automatically be set to the number of devices in the set. #### 3.5.7 Select Word Size (E2) This procedure enables you to program PROMs for use in wide-word systems (data bus width of greater than 8 bits). To use the word size select function, follow the steps below. 29A Displays 29A Displays #### NOTE XX is the word size currently in effect. The programmer will default to 08. To enter another word size, key in the new number. Possible word sizes are 08, 16, 24, 32, 40, 48, 56, and 64. 29A Displays ## 3.5.8 Display Check Sum of the Desired Device (E3) This select code allows one to determine the sum check of a device in any one of the sockets. The correct family and pinout codes must be selected before executing this select code. 29A Displays 29A Displays #### NOTE 01 is the socket number of the device to be summed. The socket number of the device to be summed can be chosen at this time by entering the new socket number (numbers 1 through 8). 29A Displays #### NOTE OY is the socket number in which the device whose check sum you are checking is located. The LED of the corresponding socket will light up. 29A Displays # 3.5.9 Display GangPak™ Configuration Number (EF) This command displays the configuration number of the pak firmware. Configuration numbers are used as serial numbers for firmware. XXXX PAK CONFG\*\* NOTE XXXX is the configuration number of the firmware. BLANK # **SECTION 4** # MAINTENANCE/TROUBLESHOOTING/CALIBRATION #### **4.1 OVERVIEW** The support material in this section has been provided to help you keep your GangPak™ in good operating condition. General maintenance practices are discussed in section 4.2, while the basic troubleshooting steps are listed in section 4.3. For those GangPak™ users who prefer to do their own calibration, detailed procedures, including measurement charts and timing diagrams, are provided in section 4.4. #### **4.2 MAINTENANCE** Before the GangPak<sup>TM</sup> can be cleaned (section 4.2.2) and/or inspected (section 4.2.3), it must be disassembled as described below. # 4.2.1 GangPak™ Disassembly To disassemble the GangPak $^{\text{TM}}$ , refer to figure 4-1 and the procedure listed below. - Remove the GangPak<sup>TM</sup> from the programmer (see section 2.3 for details). - 2. Lay the GangPak™ face down on a flat surface. - Unscrew the captive fasteners (figure 4-1a) until they hang loosely; the screws will not separate from their standoffs. - 4. Lift the card cage up slightly, then pull it out (as shown in figure 4-1b) to unlock the flanges. - 5. Lift the card cage up until you can see the socketboard interconnect cable and its connector (figure 4-2). Figure 4-2. Socketboard Interconnect Cable Disconnect Figure 4-1. GangPak™ Disassembly - Lift the extraction tabs out on each side of the connector (figure 4-2). - 7. Pull the cable out of the connector. - Lift the extraction tabs out on the top card (waveform generator card) and unplug the interconnect cable from its connector (figure 4-3). - Flip the extraction tabs out on the top card (waveform generator card). - Pull the waveform generator card out along the guides (figure 4-3). - 11. Repeat steps 9, 10, and 11 for the extraction tabs on the digital card. #### 4.2.2 Cleaning Inspect the GangPak<sup>™</sup> inside and out for accumulated dirt or dust. To clean the GangPak<sup>™</sup>, follow the procedure below. Wipe any dust and/or dirt off the outside of the GangPak™ with a clean, damp cloth. #### NOTE Do not use abrasive cleaners or solvents that will etch the paint. Remove dust from the circuit boards with a blast of dry, compressed air or a clean, soft-bristled brush. Figure 4-3. Circuit Board Removal #### 4.2.3 Inspection You can help prevent malfunctions by periodically inspecting your GangPak<sup>TM</sup>. Check cable connections, card seating, mounting of socketed components, etc., for shorts, opens, or unstable continuity. If you find heat-damaged components, be particularly careful to find and correct the cause of the overheating. This will prevent further damage. #### 4.2.4 GangPak™ Assembly - 1. Push the two extraction tabs down on the digital card. - Using the flat surfaces of the extraction tabs, gently push the digital card along the guides into its connector. - Make sure the extraction tabs on the interconnect cable connector are open. - 4. Firmly, but gently, push the socket board interconnect cable into the connector. Notice that the extraction tabs will move back to their locked positions when the cable is locked into the connector. - Repeat steps 3 to 6 to replace the waveform generator card. - Plug the socket board interconnect cable into its connector on the socket board (figure 4-2). - 7. Replace the card cage by tilting it up to lock the flanges, as shown in figure 4-1, then gently setting it down. Make sure the captive fasteners line up with the fastener holes on the GangPak<sup>TM</sup> frame. - 8. Tighten the captive fasteners finger tight. # 4.3 TROUBLESHOOTING This section is intended to help you interpret and isolate failures in the GangPak<sup>TM</sup>. It should be used in conjunction with section 5 (Circuit Description) and the schematics provided in the back of this manual. There are three major classes of failures that can occur in a system comprised of a programmer and a GangPak<sup>TM</sup>. The first is no system operation, the second is poor yields, and the third is GangPak<sup>TM</sup> failure. After successfully troubleshooting the GangPak<sup>TM</sup>, you must calibrate it according to the instructions in section 4.4. It is very important that the programmer be calibrated before the GangPak<sup>TM</sup> is calibrated. #### 4.3.1 No System Operation The following steps should be performed if the system will not initialize with the GangPak™ installed. After completing each step, determine whether the problem still exists. - Check to be sure the GangPak<sup>™</sup> is properly installed in your programmer. - Check the GangPak™ programmer mating connector (J1) for bent or broken pins. (Pin HH is intentionally shorter.) - Check the GangPak™ cards to be sure they are correctly installed in their connectors (section 4.2). - Check the ribbon cable to be sure it is properly inserted in the connectors (section 4.2). - Check the programmer power supplies for proper voltage output levels (see programmer manual). - If steps 1 through 5 fail to isolate the problem, contact your local Data I/O Service Center. #### 4.3.2 Poor Yields The following steps should be performed if the yield rate begins to decrease. After completing each step, determine whether the problem still exists. - Perform a complete calibration, but be sure that the programmer has been calibrated first. - Perform waveform observations (section 4.4) for the family of the device being programmed, being careful to note any discrepancies. The Circuit Description (section 5) and the schematics at the end of this manual may be useful in isolating the problem. - Perform calibration steps 28 and 29 on the measurement chart for the device family that is giving problems. The Circuit Description (section 5), schematics, and suspected components in tests 1 through 4 of table 4-1 may be helpful in isolating the problem. - If steps 1 through 3 fail to isolate the problem, contact your local Data I/O Service Center. #### 4.3.3 GangPak™ Failure The following steps should be performed if a device will not program at all or if error messages are displayed on the programmer. After completing each step, determine whether the problem still exists. - Check that the family and pinout codes are correct for the device, and that the device is being inserted in the socket correctly. - If possible, try a known-good device to determine whether it is a hardware problem. - 3. Check to be sure the GangPak™ is properly installed. - Check the GangPak<sup>TM</sup> programmer mating (J1) connector for bent or broken pins. (Pin HH is intentionally shorter.) - Check the GangPak™ cards to be sure they are correctly installed in their connectors (section 4.2). - Check to be sure the ribbon cable is correctly oriented and properly inserted in the connectors. - 7. Perform a complete calibration, noting any measurements falling outside the indicated limits. Refer to the corresponding test number in table 4-1 for suspected boards and components, as well as the Circuit Description (section 5) and the schematics, to help isolate the problem. - Perform waveform observations and note any discrepancies. Referring to the Circuit Desription and the schematics may be helpful in isolating the problem. - 9. If steps 1 through 8 fail to isolate the problem, contact your local Data I/O Service Center. #### **4.4 CALIBRATION** The need for calibration varies with how much you use your GangPak<sup>TM</sup>. Generally, we suggest calibration whenever: (1) programming yields fall below the manufacturer's recommended minimums; or (2) when troubleshooting has been completed; or (3) if your company policy requires periodic calibration certification. #### NOTE If calibration or repair is required but you lack the facilities to accomplish it, contact the nearest Data I/O Service Center. Because of the different programmer mainframes, this manual does not attempt to cover all areas of programmer calibration. Instead, it lists the steps necessary to calibrate only the GangPak<sup>TM</sup>. Calibration of the GangPak<sup>™</sup> consists of three parts: - Power Supply Calibration—measures the DC supply voltages of the programmer. All other voltages depend on these supplies; therfore, this part of the calibration procedure must be done first. Refer to your programmer manual. - DC Calibration—consists of measuring and adjusting critical DC voltage levels generated by the GangPak™. - Waveform Observation enables observation of waveforms on an oscilloscope to ensure compliance with the device manufacturers' critical voltage and timing specifications. The first part of the calibration procedure (power supply calibration) varies with the type of programmer you have. Therefore, this manual refers you to your programmer manual for details on power supply calibration. DC calibration is discussed in section 4.4.1, the optional verify voltage checks are described in 4.4.2, and waveform observation is detailed in section 4.4.3. For information on how to carry out these steps on various programmers, consult your programmer manual. The following equipment is necessary to calibrate the $\mathsf{GangPak}^\mathsf{TM}$ . - Data I/O Calibration Extender (part number 910-1521) - Three and a half-digit digital voltmeter (DVM) - Dual-trace Oscilloscope (Tektonrix 465 or equivalent) Check the appropriate programmer manual for any additional equipment that you may need to calibrate the programmer. Table 4-1. GangPak™ Troubleshooting Chart | Table 4-1. GangPak™ Troubleshooting Chart | | | | | |-------------------------------------------|----------------------|--------------------------------------------------------------|--|--| | TEST<br>NUMBER | SUSPECT<br>CARDS | SUSPECT COMPONENTS | | | | 1 | 701-0110<br>701-1822 | VR3, R79, Q15, U5, U10, U13, U14, Q9, Q10, T1, U9<br>U18, U7 | | | | 2 | 701-0110<br>701-1822 | VR4, R82, Q15, U16, U5<br>U18, U7 | | | | 3 | 701-0110 | VR2, R59, Q15, U5 | | | | 4 | 701-0110 | U16, U5 | | | | 5 | 701-0110 | U6, U7, U8, U13, U17, U18, U2, U3, U4, Q2, Q3, Q4 | | | | 6 | - | U16, U5 | | | | 7 | - | U6, U7, U8, U13, U17, U18, U2, U3, U4, Q2, Q3, Q4 | | | | 8 | 701-0109<br>701-0110 | U3, U4, U8, U10, U12, U14, U16, U18, U20, U22<br>U12, U18 | | | | 9 | - | U16, U15 | | | | 10 | 701-0110 | Q9, Q10, U14, U9 | | | | 11 | 701-0110 | R58, Q6, U13, U14 | | | | 12 | 701-0110 | U11, U12, Q13, Q14, Q15 | | | | 13 | 701-0110 | U9, U11, Q5, U10, Q1 | | | | 14 | - | Q9, Q10, U14, U9 | | | | 15 | - | R58, Q6, U13, U14 | | | | 16 | 701-0110 | Q1, R56, R30, Q8, R50 | | | | 17 | 701-0110 | U7, U3, Q3, U17, U18, U13 | | | | 18 | 701-0110 | U3, Q3 | | | | 19 | 701-0110 | R16, Q17, R12 | | | | 20 | 701-0110 | U7, U3, Q3, U17, U18, U13 | | | | 21 | 701-0110 | R16, Q17, R12, U6, U2, Q2 | | | | 22 | 702-0110 | U8, U4, Q4 | | | | 23 | 701-0110 | U4, Q4 | | | | 24 | 701-0110 | R23, Q18, R19 | | | | 25 | - | U8, U4, Q4 | | | | 26 | 701-0110 | R23, Q18, R19, U6, U2, Q2 | | | | 27 | 701-0110 | U6, U2, Q2 | | | | 28 | 701-0110 | U2, Q2 | | | | 29 | 701-0110 | R9, Q16, R11 | | | | 30 | - | U2, U6, Q2 | | | | 31 | 701-0110 | R9, Q16, R11, U8, U4, Q4 | | | | 32 | 701-0110 | U12, U18 | | | | 33 | 701-0109 | U3, U4, U8, U10, U12, U14, U16, U18, U20, U22 | | | | 34 | 701-0109 | U3, U4, U8, U10, U12, U14, U16, U18, U20, U22 | | | | | | (more) | | | Table 4-1. (Continued) | TEST<br>NUMBER | SUSPECT<br>CARDS | SUSPECT COMPONENTS | |----------------|------------------|---------------------------------------------------------------------------| | 35 | | | | 36 | 701-0110 | U10, U11, U12 | | 37 | 701-0109 | U1, CR36, CR17 | | 38 | 701-0109 | U1, CR37, CR21 | | 39 | 701-0109 | U1, CR40, CR25 | | 40 | 701-0109 | U1, CR42, CR26 | | 41 | 701-0109 | U1, CR35, CR31 | | 42 | 701-0109 | U1, CR38, CR32 | | 43 | 701-0109 | U1, CR39, CR33 | | 44 | 701-0109 | U1, CR41, CR34 | | 45 | 701-0110 | R8, R73, R74, R27, U19 | | 46 | 701-0110 | VR3, R79, Q15, U5, U10, U13, U14, Q9, Q10, T1, U9 | | 47 | 701-0110 | VR4, R82, Q15, U16, U5, U6, U7, U8, U13, U17, U18, U2, U3, U4, Q2, Q3, Q4 | | 48 | 701-0110 | VR4, R82, Q15, U16, U5, U6, U7, U8, U13, U17, U18, U2, U3, U4, Q2, Q3, Q4 | To prepare your GangPak $^{\text{TM}}$ for calibration, follow the procedures listed below. - Turn the programmer power off (see section 3.3 for details). - Remove the GangPak™ from the programmer (see section 2.3 for details). - Insert the calibration extender into the programmer the same way you insert the GangPak<sup>™</sup> (see section 2.2). - 4. Unscrew the two thumb screws (captive fasteners) located on the underside of the top cover of the GangPak<sup>TM</sup> (figure 4-1); they connect the card cage to the socket assembly. Separate the two parts of the assembly. #### CAUTION # Do not let the fasteners short to the motherboard. - Insert the 64-pin connector of the card cage into the mating connector on the calibration extender (figure 4-4a). - Lean the top portion of the GangPak™ against its bottom portion at a 45-degree angle (see figure 4-4). # NOTE Be sure the socket assembly flange locks into the card cage flange (see figure 4-4b). Be careful not to strain the cable or scratch the top of the programmer. # 4.4.1 DC Calibration The DC calibration procedure described in this section enables you to adjust critical DC voltage levels generated by the GangPak™. To follow this procedure, see the measurement chart at the end of this section. This measurement chart contains the information necessary for all DC calibration tests. This information is included on the measurement chart (located at the end of section 4) in columns with the following headings: - Step No.—tells which step to use for each test. Step numbers are set at the programmer keyboard and reflected in the display. - Test No. identifies individual tests. - Test Description—identifies the functions being tested. - Measurement Test Location—tells which socket pins, circuit boards, or test points to probe for measuring voltages. - Measurement specifies allowable measurement ranges. If a reading falls outside the range and you cannot adjust it to within the range, do not use the GangPak™ until the problem is corrected. - Adjustment Location—tells which potentiometer to adjust if a measurement is out of range. - Comments—gives special instructions for particular tests. The DC calibration procedure is as follows: Figure 4-4. Calibration Setup #### **CAUTION** Remove all devices from the sockets before entering the calibration mode (see section 3.8 for details). Waveform generation may damage any device in the GangPak<sup>TM</sup> sockets. - 1. Turn the programmer power on (section 3.2). - 2. Put the programmer into the calibration mode by following the key sequences in table 4-2. - 3. Perform the general calibration steps (step 1 through 27) on the measurement chart (Appendix A, table A-3). For steps 26 and 27, refer to the figures at the end of the measurement chart to observe the "VCC sawtooth" "Vpp sawtooth," and the switching pin drivers. Table 4-2. Key Sequence to Access the Calibration Mode | Programmer<br>System | Key Sequence<br>to Enter Calibration<br>Mode | · ' | Decrement<br>Step No. | |----------------------|-----------------------------------------------------------------------------|-------|-----------------------| | 19 | Press SELECT Press C2 Press ENTER Enter Step Number (a) Press START | Enter | Review | | 29A | Press SELECT Press C1 Press START Enter Step Number (a) Press START | Start | Review | | 100A (a) Optional | Press SELECT<br>Press 12<br>Enter Step Number <sup>(a)</sup><br>Press START | Start | Back-<br>space | For each general calibration step on the measurement chart do the following: - Take measurement readings at the device sockets or test points indicated in the measurement chart; figure 4-5 shows the pin numbers for the sockets and figure 4-6 shows the test points. - Ground the digital voltmeter to pin 14 of any socket on the front panel of GangPak<sup>TM</sup>. - The adjustment pots on the waveform generator enable you to make adjustments when your measurements do not match the measurement chart; figure 4-6 shows the location of these adjustment points. - Access each new step by pressing the START (or ENTER) key. The new step number will appear on the display when the GangPak™ is ready for the next step. To go back to a previous test, press the REVIEW (or BACKSPACE) key. #### NOTE The remaining calibration (steps 28-33) are family-specific and can be performed optionally. - For each family-specific calibration step on the measurement chart, do the following to enter the family codes and pinout codes. - Enter the family code and pinout code when prompted by the programmer; refer to your programmer manual for further information. Figure 4-5. Pin Numbers of Device Sockets Figure 4-6. Adjustment Locations - Put the programmer back into the calibration mode (see table 4-2 for the key sequence). - Enter the step number from the measurement chart. - Press START. ## 4.4.2 Optional Verify-Voltage Checks Two calibration steps (28 and 29) have been provided for the measurement of first and second pass verify voltages. The family characteristics table in the applicable family timing diagram defines the levels for first and second pass verifications for each family. These are provided for the investigation of yield problems; no adjustments are available. Under normal circumstances, these steps can be eliminated from a routine calibration. #### 4.4.3 Waveform Observation Programming waveforms of your GangPak<sup>TM</sup> can be observed with an oscilloscope and compared to the timing diagrams that have been provided at the end of this section. In this way, timing and magnitude relationships can be measured against known specifications to confirm that the GangPak<sup>TM</sup> is performing to the device manufacturer's specifications. Since the GangPak<sup>TM</sup> generates a large number of waveforms and all calibration adjustments are accomplished in DC calibration, it is necessary only to observe waveforms for commonly used devices or those that are presenting yield problems. During the waveform observation phase of the calibration procedure, your GangPak<sup>TM</sup> uses a firmware routine that generates programming waveforms for the data stored in system RAM. An oscilloscope trigger pulse is generated for every address increment. The address is automatically reset to 0 when the maximum PROM address is reached, and incrementing continues. Waveform observation can be done with the GangPak<sup>TM</sup> either on the calibration extender or plugged into the programmer. When used with a timing diagram, this procedure allows you to compare waveforms on the oscilloscope with the waveform photographs on the timing diagram for any type of device; a detailed explanation of the timing diagrams is provided in section 4.4.4. The waveform observation procedure is as follows: Refer to table A-1 to determine the family codes and pinout codes, polarity, and technology of the selected device. #### NOTE Polarity is indicated in the family code. Odd numbered families are VOL and even numbered families are VOH. - 2. Initiate a load operation (see section 3.4 for details). - Key in family codes and pinout codes when prompted by the programmer (see section 3.4). #### CAUTION Remove all devices before entering the calibration mode. Waveform generation may damage any device in the GangPak<sup>TM</sup> sockets. - 4. Enter the calibration mode by the appropriate key sequences listed in table 4-2. - Trigger your oscilloscope by connecting to the test point under the top edge of the socket assembly (see figure 4-7). - 6. Ground the scope to pin 14 of any socket. - 7. To observe individual waveforms, refer to figure 4-8 under the pinout code number entered in step 3. The individual socket illustrations give the numbers of the socket contacts to probe when observing the waveforms on the timing diagram. Figure 4-7. Scope Trigger Test Point #### NOTE Considerations helpful in setting up and interpreting the waveform displays are explained in section 4.4.4. #### 4.4.4 Detailed Explanation of the Timing Diagrams This manual contains a timing diagram for each device family that can be programmed by the GangPak<sup>TM</sup>. Each timing diagram contains a set of waveform photographs that show critical programming parameters. To use these diagrams and photographs, read the information provided below and refer to the sample timing diagram (figure 4-9). Vpp $t_r$ and $t_f$ photographs were taken with the voltsper-division uncalibrated. This was done to illustrate the $t_r$ and $t_f$ "10%-90%" points more clearly. This is indicated by the > symbol preceding the voltage displayed on the waveform photograph. - FAMILY CODE NUMBER corresponds to the family code number of the device (refer to table A-1). - 2. FAMILY CHARACTERISTIC TABLE—lists the minimum and maximum parameter values; voltage and timing parameters other than those listed in this table are to be considered non-critical with a $\pm$ 10% tolerance. - NOTES—Important information pertaining to a timing diagram. - 4. WAVEFORM NAMES—correspond to the pin names on the pinout chart (figure 4-8); the pinout chart tells you which socket pins to probe when you are observing the waveforms for a particular device pinout within a family. (The pinout is indicated by the number above each socket on figure 4-8 which corresponds to the pinout code on table A-1.) - LAYOUT SEQUENCE NUMBER—used as a reference point within each diagram. - DELAY TIME POSITION—indicates the time from the start of the main sweep to the start of the delay time. - OSCILLOSCOPE GROUND REFERENCE—identifies the ground level on a waveform. - 8. TIME-BASE AND VOLTS-PER-DIVISION SETTINGS— horizontal positioning of the waveforms is not critical and may vary slightly from the photographs. The important observation is the timing relationship between the waveforms in the photographs. You can adjust this timing relationship on your oscilloscope to set convenient reference points. By taking into account any time-base variance, you can also make time comparisons between photographs. The time base is always the same for different waveforms in the same photograph. - VOLTAGE—indicates volts per division. The one in the upper left corner is for the top trace and the one in the lower left corner is for the bottom trace. Figure 4-8. Pin Names by Pinout Code Numbers Figure 4-8. Pin Names by Pinout Code Numbers (Continued) Figure 4-9. Sample Timing Diagram BLANK ## SECTION 5 CIRCUIT DESCRIPTION #### **5.1 OVERVIEW** This section defines the functions of the GangPak<sup>TM</sup>'s principal hardware components. Each circuit card assembly is depicted by a block diagram accompanied by a written description. #### 5.2 GENERAL ARCHITECTURE/ COMPONENT LAYOUT The GangPak<sup>™</sup> is controlled by the programmer's extended processor bus through the mating connector (J1 on Figure 5-1). The control software for the GangPak<sup>™</sup> is located in EPROM on the digital card (701-1822). The principal components of the GangPak<sup>TM</sup> are the motherboard, the waveform card, the digital card, and the socket card. The component layout of the GangPak<sup>TM</sup> is shown in figure 5-2 and described in the following subsections. Figure 5-1. Principal Components Figure 5-2. Block Diagram, GangPak™ Electronics #### 5.2.1 Digital Card The digital card (shown in figure 5-3) provides the decode signals and software for the GangPak™. Decoding is accomplished with a PROM, a three-to-eight-line decoder and AND gates connected to the 15 high-order address lines and the write/read line. The signals used in decoding are first conditioned with transparent latches to ensure stable levels. Edge-sensitive decode strobes are conditioned with "OR" gates utilizing the system clock (V02). The gate enable control block (figure 5-3) consists of a programmable logic array and an octal latch. This block works in conjunction with the data gate write/read control lines to allow selection of one of the eight socket board data gates to be read. The extended data bus is buffered on this card by a transceiver. The software to control the GangPak™ is contained in a single 8K PROM with expandability to 16K bytes. #### 5.2.2 Socket Card The socket card (shown in figure 5-4) provides device addressing, device data gating, backward device test gating, a distributes the signals generated by the waveform generator card. The device address from AØ to A1Ø is generated by a pair of octal latches connected to all sockets in parallel. Address line A9 also has the capability to be switched to the super voltage level provided by the waveform card. The unused portion of the high-order address driver is used to select a device for backward device testing. When the device test mode is activated, pin 25 on all sockets is individually disconnected from the address latch circuitry. Backward device sensing circitry on the waveform card is multiplexed to this pin on the selected device. Figure 5-3. Block Diagram, Digital Card (701-1822) Figure 5-4. Block Diagram, Socket Board (701-0109) As can be seen in Figure 5-4, an individual data gate is provided for each socket. The data gate consists primarily of a bi-directional, latched transceiver configured for two modes of operation. Data can be latched to the socket or data from the socket can be output to the extended data bus. When in the write mode, the write select register provides the clock pulse to latch data into the appropriate data gate. The mode is selected by the state of the data gate write/read control line. This control line is a latched signal that orginates from a register in the programmer. When in the read mode, data from the selected socket is strobed onto the extended data bus when its enable is activated. This enable is generated on the digital card. The pin driver outputs are distributed to each socket in parallel, as shown in figure 5-4. Spike suppression circuitry is provided on the socket card for pin drivers 1, 22, and 23. The capacitor in the spike clamp circuitry is charged by the precharge line to a level above which spikes will be suppressed. #### 5.2.3 Waveform Card The waveform card supplies the voltage needed to power and configure the PROMs inserted in sockets on the socket card. The primary components of the waveform card are the pin driver circuits, overcurrent shutdown and reference generators, backward and register test circuitry, device data line pull-up/pull-down circuitry and the supervoltage circuitry (see figure 5-5). There are three basic types of pin drivers, characterizable by their output. These are the logic pin drivers, multivoltage pin drivers, and V<sub>CC</sub> pin drivers. Figure 5-5. Block Diagram, Waveform Generator (701-0110) Pins 2, 20, and 27 comprise the logic pin drivers. Logic levels for these pins are directly generated by the pin control register. The multivoltage pin drivers are composed of pins 1, 22, and 23. These pins are programmable to four different levels: Ø logic low, logic high (VCC DAC), VIHH (+14.5 volts) and the Vpp (25.5 volts) DAC output. Switching between these levels is accomplished by the multiplexer (MUX) which is controlled primarily by the pin volt register (see figure 5-5). Two bits within the pin volt register are used to select which reference level is to be connected to the power amplifier output stage of the pin driver. The logic low and VIHH are fixed references, while the Vpp and logic high references are programmable. The logic high reference level tracks the output of the VCC supply. "OR" gates are used to merge the outputs of the pin volt and pin control registers to allow logic-level control of these pins by either register. Pins 26 and 28 comprise the V<sub>CC</sub> pin drivers. V<sub>CC</sub> voltages are generated by a switching regulator that is programmable by the V<sub>CC</sub> DAC output. Pin 28 always carries the output of the switching regulator. Pin 26, however, can supply either the output of the switching regulator or a logic level output, depending on the state of the pin 26 control line. This control line originates from a register in the programmer. When the switcher output is selected for pin 26 its output pull-up transistor (Q7) is staturated and feedback for the pulse width modulator is sensed at pin 26's output. When logic levels are desired on pin 26, the pulse width modulator receives its feedback from the pin 28 output while pin 26 output tracks the state of a bit in the pin control register. Overcurrent conditions are sensed pin drivers 1, 22, 23, 26, and 28. These sense lines are routed to the overcurrent latch where they are integrated to disregard instantaneous current surges. Once an overcurrent condition has been detected, all reference generators are set to zero volts, thus shutting down the drivers. Backward and misregistered device test circuitry operate using the same principle. The pin under test is pulled negatively and the resultant level is sensed. This level is compared to a fixed reference or, in the case of the backward test, a programmable level. Output from the comparators is routed to a buffer in the programmer, where they can be read by the processor. The pull-up/pull-down amplifier (amp) provides the voltage for the data gate pull-up/pull-down resistors on the socket card. The amp tracks the output of a bit in a programmer register. The supervoltage amp has a fixed output of $\pm 12$ volts. Its output can be switched onto the supervolt line which is routed to the socket card. Once switched on, its output will override the output of the address driver on the socket card for pin 24. The switch is controlled by a register in the programmer. BLANK 5-6 # APPENDIX A FAMILY CODES AND PINOUT CODES TABLE AND ERROR CODES Table A-1. GangPak™ Family and Pinout Codes | Device<br>Part | Famil<br>Pind | | Software | Approval | Device<br>Part | Fami<br>Pine | out | Software | Approva | |------------------------|---------------|-----|------------|----------|------------------------|--------------|----------|--------------|---------| | Number | Cod | les | Version | Status | Number | Cod | les | Version | Status | | Advanced Micro Devices | | | | | Motorola | | | | | | 2716/AM9716 | 19 | 23 | V01 | A | 6836E16 | 2D | 5A | V05 | S | | 2713/AM9732 | 19 | 24 | V01 | Â | MCM2532 | 19 | 25 | V01 | Α | | 2732/ AM5732<br>2732A | 27 | 24 | V01 | s | MCM2716 | 19 | 23 | V01 | Α | | 2764/AM9764 | AF | 33 | V01 | Ă | MCM2816 | 43 | 23 | V01 | Α | | 27047 AIVI9704 | 79 | 33 | V05 | ŝ | MCM2817 | 81 | 71 | V01 | Α | | 764A | C1 | 33 | V05 | Š | MCM2832 | 81 | 70 | V01 | Α | | | AF | 51 | V01 | Ä | MCM68764 | 25 | 29 | V01 | Α | | 7128 | 79 | 51 | V05 | ŝ | MCM68766 | 25 | 29 | V01 | Α | | 7120 4 | C1 | 51 | V05 | s | WOWIGO | | | | | | 7128A | C1 | 32 | V03<br>V04 | s | National Semiconductor | | | | | | 7256 | DD | A4 | V05 | š | 2532 | 19 | 25 | V01 | Α | | 7512<br>1864 | C9 | A6 | V05 | š | 2716 | 19 | 23 | V01 | A | | 004 | Co | ~0 | V03 | J | 27C16 | 19 | 23 | V01 | A | | ' | | | | | 27C16H | BD | 23 | V05 | s | | lectronic Arrays | | | 1.004 | | | 19 | 24 | V03<br>V01 | Ā | | 716 | 19 | 23 | V01 | s | 2732 | 19 | 24<br>24 | V01 | Ä | | | | | | | 27C32 | | 24<br>24 | V04 | Š | | urotechnique | | | | | 27C32H | BD | | | | | T2716 | 19 | 23 | V01 | Α | 2758A | 19 | 22 | V01 | A | | TC2716 | 19 | 23 | V01 | Α | 2764 | 35 | 33 | V01 | A | | T2732 | 19 | 24 | V01 | Α | 2764H | 63 | 33 | V04 | S | | | | | | | 2816 | 37 | 23 | V01 | A | | xcel | | | | | 9716 | В3 | 23 | V01 | Α | | 2816A | B7 | 23 | V05 | s | | | | | | | .0100 | J, | | | - | Nippon Electric Compa | ny, Ltd. | | | | | miiten | | | | ! | 2716 | 19 | 23 | V01 | s | | ujitsu | 10 | 22 | 1/01 | s | 2732 | 19 | 24 | V01 | S | | 3516 | 19 | 23 | V01 | | 2732A | 27 | 24 | V01 | S | | 8532<br>1333 A | 19 | 24 | V01 | S | 2764 | 79 | 33 | V05 | S | | 2732A | 27 | 24 | V01 | S | 27128 | 79 | 51 | V05 | s | | 2732A-35 | 27 | 24 | V01 | s | 27 120 | ,, | | | | | 2764 | 45 | 33 | V05 | S | Oki | | | | | | 27C64 | 45 | 33 | V05 | S | 2532 | 19 | 25 | V01 | S | | 27128 | 45 | 51 | V05 | S | | 19 | 23 | V01 | s | | 27C128 | 45 | 51 | V05 | S | 2716 | 19 | 24 | V01 | S | | 27256 | 45 | 32 | V05 | S | 2732 | | 24 | V01 | S | | 27C256 | 45 | 32 | V05 | S | 2732A | 27 | | V01 | \$ | | | F7 | 32 | V05 | s | 2758 | 19 | 22 | | | | | | | | | 2764 | 79 | 33<br>51 | V05<br>V05 | s<br>s | | General Instruments | | | | | 27128 | 79 | 51 | VU5 | 3 | | 5716 | 83 | 23 | V01 | S | | | | | | | 5816 | 37 | 23 | V01 | S | Ricoh | | | | _ | | | | | | | RD5H32 | 27 | 24 | V01 | S | | Hitachi | | | | | | | | | | | 27C64 | 79 | 33 | V05 | S | Rockwell | | | | | | 462532 | 19 | 25 | V01 | S | 5213 | A5 | 96 | V04 | S | | 462716 | 19 | 23 | V01 | S | R2816A | A5 | 96 | V04 | S | | 462732 | 19 | 24 | V01 | S | R87C32 | 27 | 24 | V01 | S | | 462732P | 19 | 24 | V01 | S | R87C64 | 35 | 33 | V01 | S | | 48016 | 33 | 23 | V01 | Š | | | | | | | 482732A | 27 | 24 | V01 | Š | Seeq | | | | | | 482732A<br>482764 | 79 | 33 | V05 | Š | 27C256 | 93 | 32 | V01 | s | | | 79<br>79 | 51 | V05 | Š | 2816A | B7 | 23 | V05 | Š | | 4827128 | 15 | 51 | 700 | 3 | 5133 | 35 | 33 | V01 | Ă | | Intol | | | | | 1 | 79 | 33 | V <b>0</b> 5 | A | | Intel | 40 | | 1204 | | 5133H | 79 | 33 | V05 | Ä | | 2716 | 19 | 23 | V01 | A | 5143 | 35 | 51 | V01 | s | | 2732 | 19 | 24 | V01 | A | U170 | 79 | 51 | V05 | Š | | 2732A | 27 | 24 | V01 | A | 5213 | A5 | 96 | V01 | S | | 2732B | 93 | 24 | V04 | s | | B9 | 96 | V01<br>V04 | 9 | | 2764 | 79 | 33 | V05 | A | 5213H<br>52812 | A5 | 96 | V01 | s<br>s | | 2764A | 93 | 33 | V01 | S | 52B13 | B9 | 96 | V04 | S | | 27128 | 79 | 51 | V05 | A | 52B13H | AB | 96<br>97 | V04<br>V04 | S | | 27128A | 93 | 51 | V01 | S | 52B23 | | 97<br>97 | V04<br>V04 | S | | 27256 | 93 | 32 | V01 | A | 52B23H | AB | | V04<br>V04 | S | | 27512 | 4B | A4 | V05 | S | 52B33 | AB | 98 | | | | 27513 | 5B | 5E | V05 | S | 52B33H | AB | 98 | V04 | S | | 2815 | 85 | 23 | V01 | Α | 5516A | B7 | 23 | V05 | S | | 2816 | 37 | 23 | V01 | Α | l | | | | | | 2816A | A5 | 96 | V04 | S | SGS | | | | | | 2817A | BF | A2 | V05 | S | 2716 | 19 | 23 | V01 | S | | 2864 | A5 | 98 | V04 | Š | ĺ | | | | | | 2001 | ~~ | - | ••• | - | Signetics | | | | | | Mitsubishi | | | | | 27C64 | 35 | 33 | V01 | s | | | 10 | 22 | V01 | s | 27004 | 55 | ~ | ••• | J | | 2716 | 19 | 23 | | | Texas Instruments | | | | | | 2732 | 19 | 24 | V01 | S | | 10 | 22 | V01 | ۸ | | 2732A | 27 | 24 | V01 | S | 2516 | 19 | 23 | | A | | 2764 | 79 | 33 | V05 | S | | BD | 23 | V05 | S | | 27128 | 79 | 51 | V05 | S | 2532 | 31 | 25 | V01 | A | | | | | | | | BD | 25 | V05 | S | | Mostek | | | | | 25L32 | 19 | 25 | V01 | S | | MIOSTEK | 19 | 23 | V01 | 0 | | | | | | Table A-1. GangPak™ Family and Pinout Codes (Continued) | Device<br>Part<br>Number | Fami<br>Pind<br>Cod | out | Software<br>Version | Approval<br>Status | Device<br>Part<br>Number | Family &<br>Pinout<br>Codes | Software<br>Version | Approva<br>Status | |--------------------------|---------------------|-----|---------------------|----------------------------------|--------------------------|-----------------------------|---------------------|-------------------| | Texas Instruments (Co | ontinued) | | | | | | | | | 2564 | 31 | 30 | V01 | A<br>S | | | | | | | BD | 30 | V05 | S | | | | | | 2732 | 31 | 24 | V01 | Α | | | | | | 2732A | 27 | 24 | V01 | S | | | | | | | 63 | 24 | V05 | S | | | | | | 2764 | 35 | 33 | V01 | Α | | | | | | | 79 | 33 | V05 | A<br>S<br>S<br>S | | | | | | 27128 | 35 | 51 | V01 | S | | | | | | | 79 | 51 | V05 | S | | | | | | Toshiba | | | | | | | | | | 323 | 19 | 23 | V01 | S | | | | | | 2732 | 19 | 24 | V01 | S | | | | | | 2732A | 27 | 24 | V01 | S | | | | | | 2732D | 19 | 24 | V01 | S | | | | | | 2764 | 79 | 33 | V05 | S | | | | | | 27128 | 79 | 51 | V05 | \$<br>\$<br>\$<br>\$<br>\$<br>\$ | | | | | | 57256 | 45 | 32 | . V05 | S | | | | | | VLSI Technology | | | | | | | | | | 27C64 | 35 | 33 | V01 | S | | | | | | Xicor | | | | | | | | | | 2804A | В7 | 82 | V05 | s | | | | | | 2816A | B7 | 23 | V05 | \$<br>\$<br>\$ | | | | | | 2864A | C3 | 98 | V05 | č | | | | | #### **KEY TO HEADINGS AND FOOTNOTES** - Device Part Number. The number assigned by the device manufacturer. - Family Code. A 2-digit number that designates the programming algorithm. - Pinout Code. A 2-digit number used to differentiate device types based on pin assignment and array size. - Software Version. A number in this column that specifies the earliest software version of the GangPak<sup>TM</sup> that will program the device to the manufacturer's latest specifications. - Approval Status. The following is an explanation of the symbols used in this column: - A Written approval obtained. - O Device is obsolete and no longer in production. No approval can be obtained. Algorithm has been used and approved in previous Data I/O equipment. S - This algorithm is in the process of submittal for manufacturer approval. The algorithm has been tested by Data I/O or the manufacturer, but no representation as to yield level is made or implied. #### **CAUTION** Entry of an invalid family/pinout code—one other than those listed in this table—can cause unpredictable results at the device socket, which may damage a device. A valid family code and a valid pinout code may be combined to produce an invalid (illegal) combination. The correct combination for your device is published in this table. All family/pinout combinations not contained in this table are considered "illegal." Data I/O assumes no responsibility or liability for results produced by entry of "illegal" family/pinout combinations. Table A-2. Error Codes | CODE | NAME | DESCRIPTION | CORRECTIVE<br>ACTION | |------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------| | 21 | Illegal-Bit | The device has previously programmed bits of opposite polarity to programming data. | Remove device and erase it. | | 23 | First-Pass Verify | The device data was incorrect on the first pass of of the automatic verify sequence during device programming. | Remove device(s) that failed and reverify the rest. | | 24 | Second-Pass Verify | The device data was incorrect on the second pass of<br>the automatic verify sequence during device<br>programming. | | | 27 | Insufficient RAM | RAM required for the operation exceeds the available amount. | Check for correct begin-<br>RAM address, word<br>count of device or<br>block size selected,<br>and set size and word<br>size. | | 31 | Excessive Current Drain | The operation aborted due to excessive current drain by a device. | Remove devices. If problem persists, a hardware failure may have occurred that requires servicing. | | 32 | Backward Device | The operation aborted due to a device being inserted upside down. | Reinsert backward device. | | 35 | Faulty Chip Select | The operation aborted due to device data drivers being still active when device chip enables deselected. | Remove device. If problem persists, a hardware failure may have occurred that requires servicing. | | 38 | Illegal Calibration Operation | Nonexistent calibration step number or calibration step invoked without family code and/or pinout code selected. | See calibration chart for proper operational procedures. | | 63 | Faulty Load | Device data failed to transfer to RAM correctly. | Repeat load operation. | | 98 | Incorrect Block Size | Block size selected exceeds word count of the device. | Reset block size value. | | A1 | No ID Found | The device does not have an electronic identifier. | Operations using this device require normal family and pinout code entry. | | A2 | Invalid ID | This device has an electronic identifier which is incompatible with the other inserted devices or has an unrecognized electronic identifier. | Remove violating devices(s). | | A3 | Address Out-of-Bounds | Address selected to be edited was outside the selected block limits. | Reset the block limit size or select an address within the present block limits. | | A6 | Misregistered Device | A 24-pin device has been inserted that is making contact with the upper portion of the socket. | Be sure that all devices<br>have been properly<br>inserted. If the error<br>occurs when a 28-pin<br>device is inserted, | | | | | check to be sure the correct family and pinout codes have been used. | | | | • | | Table A-2. Error Codes (Continued) | CODE | NAME | DESCRIPTION | CORRECTIVE<br>ACTION | |------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------| | A7 | Incorrect Set<br>Word Size<br>Combination | Set size (automatically calculated during load or selected manually) and word size combination exceeds units capabilities. | Check for correct set size and word size selections. | | A8 | Incorrect Family Code and/or Pinout Code | Improperly selected family code and/or pinout code. | Refer to the family and pinout code (table A-1) for correct device code. | | A9 | Illegal Insertion | A device has been inserted in a socket that must be empty. | Remove device(s) that are in the wrong socket(s). | Table A-3. | R | E | VI | S | 10 | NS | | |---|---|----|---|----|----|--| | | | | | | | | | Lī | rr P | DESCRIPTION | · | P.E. | DATE | | | | | | | |------|------|---------------------------------|-------------------------------|--------|--------|---------------------|-------|-----------|-------|---------------------|-----------------------------------------------| | | А | Release | se GangPak™ Measurement Chart | | Chart | | | | | | | | STEP | TEST | TEST DESCRIPTION | | MEASU | REMEN | FLOCATION CIRCUIT | MI | EASUREMEI | NT | ADJUSTMENT LOCATION | COMMENTS | | | NO. | | SOCKET PIN | | В | OARDS/TEST POINTS | MIN | NOM | MAX | LOCATION | | | | | | The following | ng tes | t is | performed with | | | | | | | | | | 1 | - | | libration extender: | | | | | | | 1 | 1 | Reference calibrate | | | | 701-1821/TP1 | -3.42 | -3.37 | -3.32 | R59,701-1821 | | | | 2 | V <sub>PP</sub> calibrate | | | | 701-1821/TP3 | -5.15 | -5.10 | -5.05 | R82,701-1821 | | | | 3 | V <sub>CC</sub> calibrate | | | | 701-1821/TP2 | 4.95 | 5.00 | 5.05 | R79.701-1821 | | | | | | The remaining | ng tes | sts_ar | e performed with | | | | | | | | | | the GangPak' | " inst | alled | in its normal | | | | | | | | | | operating po | sitio | on: | | | | | | | | 2 | 4 | V <sub>CC</sub> linearity check | 2/28 | | | | 10.90 | 11.00 | 11.10 | | | | | 5 | V <sub>PP</sub> linearity check | 2/1,22 | 23 | | | 14.90 | 15.00 | 15.10 | | | | _3_ | 6 | V <sub>CC</sub> linearity check | 2/28 | | | | 2.90 | 3.00 | 3.10 | - | | | | 7 | V <sub>PP</sub> linearity check | 2/1,22 | ,23 | | | 5.90 | 6.00 | 6.10 | | | | 4 | 8 | Cold socket test | A11/A1 | L | | | -0.10 | | 0.40 | | Note that all LEDs are off. Error | | | | | | | | | | L | ļ | <b>_</b> | indicated if socket data lines | | | | | | | | | | | ļ | | are not tristate. LED's indicate | | | | | | | | | | | ļ | <b>_</b> | problem sockets. | | _5_ | 9 | VCC | A11/28 | | | | 6.60 | 6.70 | 6.80 | | | | | 10 | V <sub>CC</sub> load | 2/28 | | | | 6.40 | ļ | ļ | | Connect a $5 \Omega$ $\pm 5\%$ , 10W resistor | | | | | | | | | L | | | <u> </u> | between pins 28 and 14 of socket 2 | Table A-3. (Continued) | | | REVISIONS | | | | | | | | | | |----------|-----|-----------------------------|-----------------------------------------|--------------|--------------|-------------------|---------------|---------|------------|----------|--------------------------------------------------| | L | TR | DESCRIPTION | | P.E. | DATE | | | | | | | | | Α | Release | | - | ļ | | | | | | | | | | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | <del> </del> | <del> </del> | GangP | ak™ Meası | urement | Chart | | | | | | | | · · · · · | + | | | | | | | | STEP | | TEST DESCRIPTION | | MEASU | REMENT | LOCATION CIRCUIT | MEASUREMENT A | | ADJUSTMENT | COMMENTS | | | <u> </u> | NO. | | SOCKET PIN | | В | OARDS/TEST POINTS | MIN | NOM | MAX | LOCATION | | | 5_ | 11 | V <sub>CC</sub> overcurrent | | | | | | | | | Briefly touch a 2Ω ±10%, 5W | | | | | | | | | | | | | resistor between pins 28 and 14 | | | | | | | | | | | | | of socket 2. Note: beeps and | | | | | | | | · | | | | | LEDs flash. | | | 12 | Overcurrent shutdown | A11/A1 | | | | -0.10 | | 0.40 | | | | 6 | 13 | Pin 26 Vcc | A11/26 | | | | 6.60 | | 6.80 | | | | | 14 | Pin 26 V <sub>CC</sub> load | 2/26 | | | | 6.40 | | | | Connect a 5Ω +5%, 10W resistor | | | | | | | | | | | | | between pins 26 and 14 of | | | | | | | | | | | | | socket 2. | | | 15 | Pin 26 Vcc overcurrent | | | | | | | | | Briefly touch a 2Ω ±10%, 5W | | | | | | | | | | | | | resistor between pins 26 and 14 | | | | | | | | | | | | | of socket 2. Note: beeps and | | 7 | | | | | | | | | | | LEDs flash. | | | 16 | Pin 26 sink overcurrent | | | | | | | | | Briefly touch a $25\Omega \pm 10\%$ ,5W resistor | | | | | | | | | | | | | between pins 26 and 28 of socket | | 8 | | | | | | | | | | | 2. Note: beeps and LEDs flash. | | | 17 | Pin 1 V <sub>PP</sub> | A11/1 | | | | 17.90 | 18.00 | 18.00 | | | | | 18 | Pin 1 Vpp load | 2/1 | | | | 17.80 | | | | Connect a 50 $\Omega$ ±5%, 10W resistor | | | | | | | | | | | | | between pins 1 and 14 of | | | | | | | | | | | | | socket 2. | Table A-3. (Continued) | | | REVISIONS | | | | Table A-3. (Co | ntinued) | • | | | | |----------|-------------|-------------------------|------------|---------|----------------------------------------|-------------------|-----------|-----------|-----------------------------------------|------------------------|------------------------------------------| | L | TR | DESCRIPTION | | P.E. | DATE | | | | *************************************** | | | | | A | Release | | | | GangP | ak™ Meası | urement ( | Chart | | | | STEP | TEST<br>NO. | TEST DESCRIPTION | | MEASU | REMENT | LOCATION CIRCUIT | М | ASUREMEN | IT. | ADJUSTMENT<br>LOCATION | COMMENTS | | <u></u> | 140. | | SOCKET PIN | | BC | DARDS/TEST POINTS | MIN | NOM | MAX | LUCATION | 1 | | 8 | 19 | Pin 1 Vpp overcurrent | | | | | | | | | Briefly touch a 25Ω ±10%, 5W | | | | | | | | | | | | | resistor between pins 1 and 14 | | | | | | | | | | | | | of socket 2. Note: beeps and | | | | | | | | | | | | | LEDs flash. | | 9 | 20 | Pin 1 V <sub>IHH</sub> | 2/1 | | | | 14.00 | 14.50 | 15.00 | | | | | 21 | Pin 1 sink overcurrent | | | | | | | | | Touch a 3300 $\Omega$ ±5%, 1/4W resistor | | | | | | | | | | | | | between pins 1 and 23 of socket 2. | | <u> </u> | | | | | | | | | | | Note: beeps and LEDs flash | | 10 | 22 | Pin 22 Vpp | A11/22 | | | | 17.90 | 18.00 | 18.10 | | | | | 23 | Pin 22 Vpp load | 2/22 | | | | 17.80 | | | | Connect a 50 Ω ±5%, 10W resistor | | <u> </u> | | | | | | | | | | | between pins 22 and 14 of | | <u> </u> | | | | | | | | | | | socket 2. | | <u> </u> | 24 | Pin 22 Vpp overcurrent | | | | | | | | | Briefly touch a $25\Omega \pm 10\%$ , 5W | | <u> </u> | | | | <b></b> | | | | | | - | resistor between pins 22 and 14 | | <u> </u> | | | | | | | | | | | of socket 2. Note: beeps and | | ļ | | | | | | | | | | | LEDs flash. | | 11 | 25 | Pin 22 V <sub>IHH</sub> | 2/22 | | | | 14.00 | 14.50 | 15.00 | | | | | | | | | | | | | | | | | | | | | | ************************************** | | | | | | | | | | | | | | | | | | | | Table A-3. (Continued) | | | REVISIONS | | | | Table A-3. (C | ontinued | ) | | | | |-----------|---------------|------------------------------------|------------|--------------|--------|-------------------|-----------|-----------|--------|---------------------------------------------|----------------------------------------------| | | TR | DESCRIPTION | | P.E. | DATE | | | | | | | | | A | Release | | | | GangP | 'ak™ Meas | urement | Chant | | , | | <u> </u> | | | | | | dangi | uk neusi | ui emeric | char t | | | | STEP | TEST<br>NO. | TEST DESCRIPTION | ٨ | MEASU | REMENT | LOCATION CIRCUIT | М | EASUREMEN | VT T | ADJUSTMENT | COMMENTS | | | 140. | | SOCKET PIN | | В( | DARDS/TEST POINTS | MIN | NOM | MAX | LOCATION | | | | 26 | Pin 22 sink overcurrent | | | | | | | | Touch a 3300 $_{\Omega}$ ±5%, 1/4W resistor | | | <u> </u> | | | | | | | ļ | | | | between pins 22 and 23 of socket | | | | | | | | 12 | | | | | 2. Note: beeps and LEDs flash. | | 12 | <del> </del> | Pin 23 V <sub>PP</sub> | A11/23 | | | | 17.90 | 18.00 | 18.10 | | | | | 28 | Pin 23 V <sub>PP</sub> load | 2/23 | | | | 17.80 | | | | Connect a $50_{\Omega} + 5\%$ , 10W resistor | | <u> </u> | | | | | | | | | | | between pins 23 and 14 of | | <u> </u> | | | | | | | | | | | socket 2. | | | 29 | Pin 23 V <sub>PP</sub> overcurrent | | | | | | | | | Briefly touch a 25Ω <u>+</u> 10%, 5W | | | | · | | | | | | | | | resistor between pins 23 and 14 | | ļ | | | | | | | | | | | of socket 2. Note: beeps and | | <u> </u> | | | | | | | | | | | LEDs flash. | | 13 | 30 | Pin 23 V <sub>IHH</sub> | 2/23 | | | 1 | 14.00 | 14.50 | 15.00 | | | | ļ | 31 | Pin 23 sink overcurrent | | | | | | | | · | Touch a 3300 $_{\Omega}$ ±5%, 1/4W resistor | | | | | | | · | | | | | | between pins 22 and 23 or socket | | <b></b> - | | | | | | | | | | | 2. Note: beeps and LEDs flash. | | 14 | 32 | Address, data and | A11/2,4, | <u>6,8,1</u> | 10,12, | 15,17,19, | 4.00 | | 5.50 | | | | | | controls high | 21,2 | 3,25, | 27 | - 1 | | | | | | | | 33 | Address, data and | A11/1,3, | 5,7,9 | 9,11,1 | 3,16,18,20, | -0.10 | | 0.40 | | | | | | controls low | 22,2 | 4,26, | 28 | | | | | | | | | | | | | | | | | | | | Table A-3. (Continued) #### REVISIONS | | TR | DESCRIPTION | | D.E. | DATE | | | | | | | |----------|-------------|-------------------|--------------|----------------------------------------|----------|-------------------|-------------|-------------|---------|------------------------|-----------------------------------------------------------------| | <u> </u> | A | Release | | F.E. | DAIL | | | | | | | | <b> </b> | B | ECN 4926 | | 2940 | 19/11/83 | Cam | -Dalim Mass | | Ch aust | | | | | | | | 11 | | Gan | gPak™ Meas | urement | Lnart | | | | | | | | | | | | | | | | | STEP | TEST<br>NO. | TEST DESCRIPTION | • | AEASU | REMENT | LOCATION CIRCUIT | | MEASUREMENT | | ADJUSTMENT<br>LOCATION | COMMENTS | | | | | SOCKET PIN | | В | DARDS/TEST POINTS | MIN | NOM | MAX | | | | 15 | 34 | Address, data and | A11/2,4 | 6.8. | 10,12 | 15,17,19 | -0.10 | | 0.40 | | | | | | controls low | 21,23,25,27 | | | | | | | | | | | 35 | Address, data and | A11/1.3 | .5.7. | 9.11. | 13,16,18,20, | 4.00 | | 5.50 | | | | | | controls high | | 24,26 | | | | | | | | | 16 | 36 | A9 supervoltage | 2/24 | .,, | 1 | | 11.80 | 12.00 | 12.20 | | | | 17 | 37 | Device 1 backward | | | | | | | | | Note lighted LED on socket 1. | | | | | | ······································ | | · | | | | | Note beeps and flashing LEDs<br>when 470Ω ±5%, 1/4W resistor is | | | | | | | | | | | | | connected between pins 25 | | | | | | | | | | | | | and 14 of socket 1. | | 18 | 38 | Device 2 backward | ļ | | | | | | | | Same as step 17, except socket 2 | | 19 | 39 | Device 3 backward | <del> </del> | | | | | | | | Same as step 17, except socket 3 | | 20 | 40 | Device 4 backward | <u> </u> | | | | | | | | Same as step 17. except socket 4. | | 21 | 41 | Device 5 backward | | | | | | | | | Same as step 17, except socket 5. | | 22 | 42 | Device 6 backward | | | | | | | | | Same as step 17, except socket 6. | | 23 | 43 | Device 7 backward | | | | | | | | | Same as step 17. except socket 7. | | 24 | 44 | Device 8 backward | | | | | | | | | Same as step 17, except socket 8, | | | | | | | | | | | | | | | | | | <b>_</b> | | | | | | | | | | | | | | | | | | | | | | Table A-3. (Continued) ### REVISIONS DESCRIPTION P.E. DATE | | | OLOGIII HON | F.E. DAIL | | | | | | |------|------|--------------------------|------------------------------------|-----------|----------|-------|------------|-------------------------------------------------| | | A | Release | | | | | | | | | | | Gang | Pak™ Meas | urement | Chart | | | | | | | | • | | | | | | STEP | TEST | TEST DESCRIPTION | MEASUREMENT LOCATION CIRCUIT | Т м | EASUREME | NT | ADJUSTMENT | COMMENTS | | | NO. | | SOCKET PIN BOARDS/TEST POINTS | MIN | NOM | MAX | LOCATION | | | 25 | 45 | Misregistered device | | | | | | Note beeps and flashing LEDs when | | | | | | | | | | 470 Ω <u>+</u> 5%, 1/4W resistor is | | | | | | | | | | connected between pins 27 and | | | | | | | | | | 14 of socket 1. | | 26 | 46 | V <sub>CC</sub> sawtooth | 2/28 | | | | | Connect a $100_{\Omega} \pm 10\%$ , 1W resistor | | | | | | | | | | between pins 28 and 14 of socket | | | | | | | | | | 2. Observe waveform as shown on | | | | | | | | | | last page of this table. | | | 47 | V <sub>PP</sub> sawtooth | 2/1,22,23 | | | | | Observe waveform as shown at end | | | | | | | | | | of this table. | | 27 | 48 | Switching Pin Drivers | 2/1,22,23 | | ļ | | | Observe waveform photo (at end of | | | | | | | ļ | | | this table). | | | | | The following tests are used for | | | | | | | | | | verification of particular family | | | | | | | | | | and pinout characteristics and are | | ļ | ļ | | | | | | | not required for calibration. | | | | | | | 28 | 49 | Static first pass | | | | | | See family characteristics table | | | | verify levels | | | | | | associated with the selected | | | | | | | | | | family timing diagram. | | | | | | | | | | | Table A-3. (Continued) | | | REVISIONS | | | | Table A-3. (Con | tinuea; | | | | | |------|------|------------------------|------------|-------|--------|------------------|-----------|-----------|-------|------------|-----------------------------------| | L | TR . | DESCRIPTION | | P.E. | DATE | | | | | | | | | Α | Release | | | - | | | | | | | | | | | | | | GangPa | ak" Measi | urement ( | Chart | | | | STEP | TEST | TEST DESCRIPTION | T | MEASU | REMENT | LOCATION CIRCUIT | М | EASUREMEN | NT | ADJUSTMENT | COMMENTS | | | NO. | | SOCKET/PIN | | | ARDS/TEST POINTS | MIN | NOM | MAX | LOCATION | | | 29 | 50 | Static second pass | | | | | | | | | See family characteristics table | | | | verify levels | | | | | | | | | associated with the selected | | | | | | | | | | | | | family timing diagram. | | 30 | 51 | Static program inhibit | | | | | | | | | See family characteristics table | | | | levels | | | | | | | | | associated with the selected | | | | | | | | | | | | | family timing diagram. | | 31 | 52 | Address increment loop | | | | | | <b></b> | | | Address bus of selected pinout | | | | | | | | | | | | | is incremented approximately | | | | | | | | | | | | | every 100 μs. | | 32 | 53 | Programming waveforms | | | | | | | | | See waveforms for selected family | | 33 | 54 | Erase waveforms | | | | | | | | | See waveforms for selected family | | | | | | | | | | | | | Fatal error if non-electrically | | | | | | | | | | | | | erasable family selected. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### **Measurement Chart** PROGRAM ELECTRONICS GANG PAKTM | | DATE | REV | REVISION RECORD | DR | CK | |-----|---------|-----|-----------------|-----|-----| | | 5/26/03 | Α | Release | Den | The | | | | | | 0 | | | ı | | | | | | | - 1 | | | | | | | | | | | ı | - 1 | #### A. VCC Sawtooth - 1. Check linearity. - 2. Check continuity. - 3. Final voltage = $12.5V \pm 1V$ . #### B. VPP Sawtooth - 1. Check linearity for high ramp. - 2. Check continuity for high ramp. #### C. Switching Pin Drivers - Verify that the top, middle, and bottom steps are present. - 2. Rise time to top step is less than 5µ sec (10% 90%). - 3. Low step voltage = $5.0V \pm .1V$ . BLANK ## TIMING DIAGRAMS FOR FAMILY CODES - 19, 1A - 25, 26 - 27, 28 - 2D, 2E - 31, 32 - 33, 34 - 35, 36 - 37, 38 - 43, 44 - 45, 46 - 4B, 4C - 5B, 5C - 63, 64 - 79, 7A - 81, 82 - 83, 84 - 85, 86 - 93, 94 - A5, A6 - AB, AC - AF, BØ - B3, B4 - B7, B8 - B9, BA - BD, BE - BF, C0 - C1, C2 - C3, C4 - C9, CA - DD, DE | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|-----------------|------|-----------|-----------------| | PROGRAM | V <sub>CC</sub> | 4.75 | 5.0 | 5.25 | v | | | | V <sub>PP</sub> | 24.0 | 25.0 | 26.0 | V | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | usec | NA | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | µsec | NA | | | CP <sub>1</sub> | | V <sub>IH</sub> | | V | See notes 2 & 3 | | | CP <sub>2</sub> | | VIH | | V | See note 2 | | | CP3 | | $v_{IL}$ | | V | See note 2 | | | <sup>t</sup> pw | 48 | | 52 | msec | | | | Pulse Count | | 1 | | | Per byte | | | Overprogram tpw | | | | msec | NA | | VERIFY | ., | | | | | į | | VERIFT | VCCL | 4.7 | 4.8 | 4.9 | V | 1st pass | | | Vссн | 5.1 | 5.2 | 5.3 | V | 2nd pass | | CHIP | v <sub>cc</sub> | | | | V | | | ERASE | V <sub>PP</sub> | Ì | | | V | | | | t <sub>pw</sub> | | | | sec | | | | t <sub>r</sub> (Vpp) | | | | µsec | NA | | | t <sub>f</sub> (V <sub>PP</sub> ) | j | | | ,<br>µsec | NA : | | | CP <sub>1</sub> | 1 | | | v | | | | CP <sub>2</sub> | | | | v | | | | CP3 | | | | v | | | | | | | | | | #### NOTES - 1. Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. $V_{IH} = minimum 2.2 VDC$ . - = $maximum V_{CC} + 0.5 VDC$ . - $V_{IL} = minimum 0.1 VDC.$ = maximum 0.8 VDC. - 3. Pulsed from VIL. #### **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | | |-----|-------------|------|---------|--| | | Release | Dy | 5/18/83 | | | | | ( | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | **TIMING DIAGRAM FAMILY CODES 19, 1A** | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|------|------|------|-----------------| | PROGRAM | vcc | 4.75 | 5.0 | 5.25 | > | | | | V <sub>PP</sub> | 24.0 | 25.0 | 26.0 | ٧ | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | µsec | NA | | | t <sub>f</sub> (Vpp) | | | | usec | NA | | | CP <sub>1</sub> | | VIL | | ٧ | See notes 2 & 3 | | | CP <sub>2</sub> | | VIL | | ٧ | See note 2 | | | CP3 | | VIL | | ٧ | See note 2 | | | t <sub>pw</sub> | 48 | | 52 | msec | 1 | | | Pulse Count | | 1 | | | Per byte | | | Overprogram t <sub>pw</sub> | | | | msec | NA ' | | VERIFY | V <sub>CCL</sub> | 4.7 | 4.8 | 4.9 | V | 1st pass | | | v <sub>ссн</sub> | 5.1 | 5.2 | 5.3 | ٧ | 2nd pass | | СНІР | v <sub>cc</sub> | | | | V | | | ERASE | V <sub>PP</sub> | | | | ٧ | | | | t <sub>pw</sub> | | | | sec | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | µsec | | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | usec | | | | CP <sub>1</sub> | | Ì | | v | | | | CP <sub>2</sub> | | | | V | | | | CP3 | | | | ٧ | | #### **NOTES** - 1. Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. $V_{IH} = minimum 2.2 VDC$ . - = $maximum V_{CC} + 0.5 VDC$ . - $V_{JL} = minimum 0.1 \ VDC.$ = maximum 0.8 VDC. - 3. Pulsed from VIH. - 4. This Family Characteristics table is to be used with pinouts 24, 25, 49 & 50. All other pinouts see sheet 1. #### **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |-----|-------------|------|---------| | | Release | Py | 5/19/83 | | | | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | **TIMING DIAGRAM FAMILY CODES 19, 1A** 4 | | YADIADI 5 | | | | | Т. | |---------|-----------------------------------|------|----------|------|-------|------------| | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | | PROGRAM | vcc | 4.75 | 5.0 | 5.25 | V | | | 1 | V <sub>PP</sub> | 24.0 | 25.0 | 26.0 | V | See note 3 | | | t <sub>r</sub> (Vpp) | 0.5 | | 4.0 | Jusec | 10% - 90% | | | t <sub>f</sub> (V <sub>PP</sub> ) | 0.5 | | 4.0 | µsec | 10% - 90% | | į | CP <sub>1</sub> | | $v_{IH}$ | | V | See note 2 | | | CP <sub>2</sub> | | $v_{IL}$ | | V | See note 2 | | | CP3 | | $V_{IL}$ | | V | See note 2 | | | t <sub>pw</sub> | 1.9 | | 2.1 | msec | | | | Pulse Count | 1 | | 20 | | Per byte | | | Overprogram t <sub>pw</sub> | 9.6 | | 10.4 | msec | | | VERIFY | VCCL | 4.7 | 4.8 | 4.9 | V | 1st pass | | | vccн | 5.1 | 5.2 | 5.3 | V | 2nd pass | | CHIP | vcc | | | | v | | | ERASE | V <sub>PP</sub> | į | | | v | | | | t <sub>pw</sub> | | | 1 | sec | | | | t <sub>r</sub> (Vpp) | 1 | | | usec | NA | | | t <sub>f</sub> (Vpp) | | | | usec | NA | | | CP <sub>1</sub> | | | | v I | | | 1 | CP <sub>2</sub> | | ĺ | | v | | | | CP3 | | ŀ | | v | | | | | | | | | | #### **NOTES** - 1. Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. $V_{IH} = minimum 2.2 \ VDC.$ = $maximum \ V_{CC} + 0.5 \ VDC.$ - $V_{IL}$ = minimum -0.1 VDC. = maximum 0.8 VDC. - 3. Pulsed from V<sub>CC</sub>. #### **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |-----|-------------|---------------|---------| | | Release | 99 | 5/18/33 | | | | $\mathcal{U}$ | | | | | | | | | | | | | | | | | | | | | | | | | | | **TIMING DIAGRAM** FAMILY CODES 25, 26 | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|-----------------|------|------|-----------------| | PROGRAM | Vcc | 4.75 | 5.0 | 5.25 | V | | | | V <sub>PP</sub> | 20.5 | 21.0 | 21.5 | V | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | μsec | NA | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | usec | NA | | | CP <sub>1</sub> | | V <sub>IL</sub> | | V | See notes 2 & 3 | | | CP <sub>2</sub> | | VIH | | V | See note 2 | | | CP <sub>3</sub> | | VIL | | V | See note 2 | | | t <sub>pw</sub> | 48 | | 52 | msec | | | | Pulse Count | | 1 | | | Per byte | | | Overprogram t <sub>pw</sub> | | | | msec | NA · | | VERIFY | V <sub>CCL</sub> | 4.7 | 4.8 | 4.9 | V | 1st pass | | | v <sub>ссн</sub> | 5.1 | 5.2 | 5.3 | V | 2nd pass | | CHIP | v <sub>cc</sub> | | | | v | | | ERASE | V <sub>PP</sub> | | | | V | | | | t <sub>pw</sub> | | | | sec | | | | t <sub>r</sub> (Vpp) | | | | μsec | NA | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | usec | NA | | | CP <sub>1</sub> | | | | v | | | | CP <sub>2</sub> | | | | V | | | | CP3 | | | | V | | #### NOTES - Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. $V_{IH} = minimum 2.2 VDC$ . = $maximum V_{CC} + 0.5 VDC$ . $V_{IL} = minimum - 0.1 VDC.$ = maximum 0.8 VDC. 3. Pulsed from VIH. #### **REVISIONS** | LTR | | DESCRIPTION | | P.E. | | | |-----|---------|-------------|---|------|---------|--| | | Release | | | 124 | 5/03/93 | | | | | | | / | | | | | | | | | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | | | | | TIMING DIAGRAM FAMILY CODES 27, 28 | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |-----------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | | Vcc | 4.75 | 5.0 | 5.25 | V | | | V <sub>PP</sub> | 20.5 | 21.0 | 21.5 | V | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | usec | N.A. | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | usec | N.A. | | CP <sub>1</sub> | | VIL | | V | See notes 2 & 3 | | CP <sub>2</sub> | | ViH | | V | See note 2 | | CP <sub>3</sub> | | $V_{IL}$ | | V | See note 2 | | tpw | 9.6 | | 10.4 | msec | | | Pulse Count | | 1 | | | Per byte | | Overprogram t <sub>pw</sub> | | | | msec | N.A. | | Voc | 47 | 4.8 | 49 | V | 1st pass | | | | 1 | | | 2nd pass | | <b>∨</b> СНН | 3.1 | 0.2 | 0.0 | , | Zila pado | | v <sub>cc</sub> | 4.75 | 5.0 | 5.25 | V | | | V <sub>PP</sub> | 20.5 | 21.0 | 21.5 | ٧ | | | t <sub>pw</sub> | 9.6 | | 10.4 | msec | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | usec | N.A. | | t <sub>f</sub> (Vpp) | | | | usec | N.A. | | CP <sub>1</sub> | | VIL | | V | See notes 2 & 3 | | CP <sub>2</sub> | | V <sub>IHH</sub> | | ٧ | See note 5 | | CP3 | | VIL | | V | See note 2 | | | VCC VPP tr (VPP) tf (VPP) CP1 CP2 CP3 tpw Pulse Count Overprogram tpw VCCL VCHH VCC VPP tpw tr (VPP) tf (VPP) CP1 CP2 | VCC 4.75 VPP 20.5 t <sub>r</sub> (Vpp) t <sub>f</sub> (Vpp) CP1 CP2 CP3 t <sub>pw</sub> 9.6 Pulse Count Overprogram t <sub>pw</sub> VCCL 4.7 VCHH 5.1 VCC 4.75 VPP 20.5 t <sub>pw</sub> 9.6 t <sub>r</sub> (Vpp) t <sub>f</sub> (Vpp) CP1 CP2 | VCC 4.75 5.0 VPP 20.5 21.0 t <sub>f</sub> (VPP) VIL CP1 VIL CP2 VIH CP3 VIL t <sub>pw</sub> 9.6 Pulse Count 1 Overprogram t <sub>pw</sub> 1 VCCL 4.7 4.8 VCHH 5.1 5.2 VCC 4.75 5.0 VPP 20.5 21.0 t <sub>pw</sub> 9.6 4.7 t <sub>pw</sub> 9.6 4.7 VPP 20.5 21.0 VPP 20.5 21.0 VPP VIL VIL VPP VIL VIL VPP VIL VIL VPP VIL VIL VPP VIL VIL | VCC 4.75 5.0 5.25 VPP 20.5 21.0 21.5 tr (Vpp) VIL VIL VIH CP2 VIH VIL 10.4 Pulse Count 1 1 10.4 Overprogram tpw 4.7 4.8 4.9 VCCL 4.7 5.2 5.3 VCC 4.75 5.0 5.25 VPP 20.5 21.0 21.5 tpw 9.6 10.4 tr (Vpp) 9.6 10.4 tr (Vpp) VIL VIL CP1 VIL VIL VIHH VIL VIL | VCC 4.75 5.0 5.25 V VPP 20.5 21.0 21.5 V tr/ (Vpp) usec usec CP1 VIL V CP2 VIH V CP3 VIL V tpw 9.6 10.4 msec Pulse Count 1 msec Overprogram tpw 1 msec VCCL 4.7 4.8 4.9 V VCHH 5.1 5.2 5.3 V VCC 4.75 5.0 5.25 V VPP 20.5 21.0 21.5 V tpw 9.6 10.4 msec usec usec usec tf (Vpp) usec usec tf (Vpp) vil V CP1 VIH VIH VIH VIH V | #### **NOTES** - 1. Programming waveform photographs taken using calibration step 32, pinout 5A. Erase waveform photographs taken using calibration step 33, pinout 5A. - 2. $V_{IH} = minimum 2.2 \ VDC.$ = $maximum \ V_{CC} + 0.5 \ VDC.$ $V_{IL} = minimum -0.1 VDC.$ = maximum 0.8 VDC. - 3. Pulsed from VIH. - 4. Vpp takes precedence over $CP_n$ (Where: n=1,2,3, or 4) in program and erase when they share the same pin. - 5. V<sub>IHH</sub> = Minimum 14.0 VDC. - = Nominal 14.5 VDC. - = Maximum 15.0 VDC. #### **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |-----|-------------|------|------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | **TIMING DIAGRAM FAMILY CODES 2D, 2E** | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|-----------------|------|------|---------------| | PROGRAM | vcc | 4.75 | 5.0 | 5.25 | ٧ | | | | V <sub>PP</sub> | 24.0 | 25.0 | 26.0 | V | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | µsec | NA | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | µsec | NA | | 1 | CP <sub>1</sub> | | VIL | | V | See notes 2 & | | | CP <sub>2</sub> | | V <sub>IL</sub> | | V | See note 2 | | | CP3 | | VIL | | V | See note 2 | | | t <sub>pw</sub> | 4.8 | | 5.2 | msec | | | | Pulse Count | | 5 | | | Per byte | | | Overprogram t <sub>pw</sub> | 4.8 | | 26 | msec | See note 4 | | VERIFY | V <sub>CCL</sub> | 4.7 | 4.8 | 4.9 | V | 1st pass | | | v <sub>ссн</sub> | 5.1 | 5.2 | 5.3 | ٧ | 2nd pass | | СНІР | v <sub>cc</sub> | | | | ٧ | | | ERASE | V <sub>PP</sub> | l | | | ٧ | | | - | tpw | | | | sec | | | İ | t <sub>r</sub> (V <sub>PP</sub> ) | | | | μsec | NA | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | µsec | NA | | | CP <sub>1</sub> | | | | V | | | | CP <sub>2</sub> | | | | V | | | | CP3 | | | | ٧ | | #### **NOTES** - 1. Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. VIH = minimum 2.2 VDC. - = $maximum V_{CC} + 0.5 VDC$ . - $V_{IL} = minimum 0.1 VDC.$ = maximum 0.8 VDC. - 3. Pulsed from VIH. - 4. The length of the overprogram pulse will vary proportionally with the worst case number of pulses applied to any one byte. (This pulse is then applied to all bytes.) #### **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |-----|-------------|------|--------| | | Release | DU | 518183 | | | | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | **TIMING DIAGRAM** FAMILY CODES 31, 32 | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|------------------|------|------|-----------------| | PROGRAM | Vcc | 4.75 | 5.0 | 5.25 | V | | | | V <sub>PP</sub> | 24.0 | 25.0 | 26.0 | V | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | µsec | NA | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | µsec | NA | | | CP <sub>1</sub> | | VIH | | V | See notes 2 & 3 | | | CP <sub>2</sub> | | VIH | | V | See note 2 | | | CP <sub>3</sub> | | V <sub>IL.</sub> | | V | See note 2 | | | t <sub>pw</sub> | 19.0 | | 21.0 | msec | | | | Pulse Count | | 1 | | | Per byte | | | Overprogram t <sub>pw</sub> | | | | msec | NA | | VERIFY | V <sub>CCL</sub> | 4.7 | 4.8 | 4.9 | v | 1st pass | | | Vccн | 5.1 | 5.2 | 5.3 | V | 2nd pass | | СНІР | Vcc | 4.75 | 5.0 | 5.25 | V | | | ERASE | V <sub>PP</sub> | 24.0 | 25.0 | 26.0 | v | | | | t <sub>pw</sub> | 190 | | 210 | msec | | | | t <sub>r</sub> (Vpp) | | | | µsес | NA | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | usec | NA | | | CP <sub>1</sub> | | V <sub>IH</sub> | | v | See notes 2 & 3 | | | CP <sub>2</sub> | | VIL | | ٧ | See note 2 | | | CP <sub>3</sub> | | VIL | | V | See note 2 | #### NOTES - 1. Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. $V_{IH} = minimum 2.2 \ VDC.$ = $maximum \ V_{CC} + 0.5 \ VDC.$ - $V_{IL}$ = minimum -0.1 VDC. = maximum 0.8 VDC. - 3. Pulsed from V<sub>IL</sub>. #### **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |-----|-------------|------|---------| | | Release | DY | 5/18/83 | | | ECN# 4926 | Doir | 9/24/83 | | | | 77 | | | | | | | | | | | | | | | | | | | | | | **TIMING DIAGRAM FAMILY CODES 33, 34** | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|-----------------|------|------------|-----------------| | PROGRAM | v <sub>cc</sub> | 4.75 | 5.0 | 5.25 | V | | | | V <sub>PP</sub> | 20.5 | 21.0 | 21.5 | v | | | j | t <sub>r</sub> (V <sub>PP</sub> ) | | | | usec | NA | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | µsec | NA | | | CP <sub>1</sub> | | VIL | | v | See notes 2 & 3 | | | CP <sub>2</sub> | | V <sub>IH</sub> | | ٧ | See note 2 | | | CP <sub>3</sub> | | VIL | | ٧ | See note 2 | | | t <sub>pw</sub> | 48 | | 52 | msec | | | | Pulse Count | | 1 | | | Per byte | | | Overprogram t <sub>pw</sub> | | | | msec | NA | | VERIFY | V <sub>CCL</sub> | 4.7 | 4.8 | 4.9 | V | 1st pass | | | V <sub>ССН</sub> | 5.1 | 5.2 | 5.3 | V | 2nd pass | | CHIP | v <sub>cc</sub> | | | | . <b>V</b> | | | ERASE | V <sub>PP</sub> | ł | | | V | | | | t <sub>pw</sub> | | | | sec | | | | t <sub>r</sub> (Vpp) | Ì | Ī | | µsec | | | | t <sub>f</sub> (Vpp) | | 1 | | • | | | | CP <sub>1</sub> | ŀ | ŀ | | µsec<br>V | | | | CP <sub>2</sub> | | | | v | | | | CP <sub>3</sub> | | l | | v | | | | | | | | | | #### NOTES - Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. $V_{IH} = minimum 2.2 \ VDC.$ = $maximum \ V_{CC} + 0.5 \ VDC.$ $V_{IL}$ = minimum - 0.1 VDC. = maximum 0.8 VDC. 3. Pulsed from VIH. ### **REVISIONS** | LTR | | DESCRIPTION | P.E. | DATE | |-----|---------|-------------|------|---------| | | Release | | BUS | 5/18/83 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | **TIMING DIAGRAM** FAMILY CODES 35, 36 | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |----------|-----------------------------------|------|-----------------|------|------|-------------| | 55005444 | | | | | ., | | | PROGRAM | Vcc | 4.75 | 5.0 | 5.25 | V | | | | V <sub>PP</sub> | 20.0 | 21.0 | 22.0 | V | See note 4 | | | t <sub>r</sub> (Vpp) | 710 | | 730 | µsec | 10% - 90% | | | t <sub>f</sub> (Vpp) | | | 100 | μsec | 10% - 90% | | | CP <sub>1</sub> | | VIL | | V | See note 2 | | | CP <sub>2</sub> | | VIH | | V | See note 2 | | | CP3 | | VIL | | · V | See note 2 | | } | t <sub>pw</sub> | 8.8 | | 9.6 | msec | | | | Pulse Count | | 1 | | | Per byte | | | Overprogram t <sub>pw</sub> | | | | msec | NA | | ľ | | | | | | | | VERIFY | V <sub>CCL</sub> | 4.7 | 4.8 | 4.9 | V | 1st pass | | 1 | vccн | 5.1 | 5.2 | 5.3 | ٧ | 2nd pass | | j | 55, | | | | | | | CHIP | vcc | 4.75 | 5.0 | 5.25 | V | | | ERASE | Vpp | 20.0 | 21.0 | 22.0 | V | See note 4 | | ŀ | t <sub>pw</sub> | 8.8 | | 9.6 | msec | | | | t <sub>r</sub> (V <sub>PP</sub> ) | 710 | | 730 | µsec | 10% - 90% | | | t <sub>f</sub> (Vpp) | | | 100 | µsec | 10% - 90% | | | CP <sub>1</sub> | | V <sub>IL</sub> | | v | See note 2 | | | CP <sub>2</sub> | | VIHH | | V | See note 3 | | | CP <sub>3</sub> | | VIL | | V | See note 2 | | | J. 3 | | 712 | | • | 550 /1010 2 | #### NOTES - Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. $V_{IH} = minimum 2.2 VDC$ . - = $maximum V_{CC} + 0.5 VDC$ . - $V_{IL} = minimum 0.1 VDC.$ - = maximum 0.8 VDC. - 3. V<sub>IHH</sub> = minimum 14.0 VDC. = nominal 14.5 VDC. - = maximum 15.0 VDC. - 4. Pulsed from VCC. ## **REVISIONS** | LTR | | DESCRIPTION | | P.E. | DATE | |-----|---------|-------------|-----|------|---------| | | Release | | | CH | 5/24/83 | | | | | · . | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TIMING DIAGRAM **FAMILY CODES 37, 38** | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|-----------------|------|-----------|-----------------| | PROGRAM | v <sub>cc</sub> | 4.75 | 5.0 | 5.25 | V | | | | V <sub>PP</sub> | 24.0 | 25.0 | 26.0 | v | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | μsec | NA NA | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | ,<br>usec | NA | | | CP <sub>1</sub> | | VIH | | ·v | See notes 2 & 3 | | | CP <sub>2</sub> | | VIH | | <b>v</b> | See note 2 | | | CP <sub>3</sub> | | VIL | | V | See note 2 | | | t <sub>pw</sub> | 9.6 | | 10.4 | msec | | | | Pulse Count | | 1 | | | Per byte | | | Overprogram t <sub>pw</sub> | | | | msec | NA | | VERIFY | VCCL | 4.7 | 4.8 | 4.9 | V. | 1st pass | | | v <sub>ссн</sub> | 5.1 | 5.2 | 5.3 | V | 2nd pass | | СНІР | v <sub>cc</sub> | 4.75 | 5.0 | 5.25 | V | | | ERASE | V <sub>PP</sub> | 24.0 | 25.0 | 26.0 | v | | | | t <sub>pw</sub> | 96 | : | 104 | msec | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | µsec | NA | | | t <sub>f</sub> (Vpp) | - | | | µsec | NA NA | | | CP <sub>1</sub> | | V <sub>IH</sub> | | V | See notes 2 & 3 | | | CP <sub>2</sub> | İ | V <sub>IL</sub> | | V | See note 2 | | | CP3 | 1 | VIL | | V | See note 2 | #### NOTES - Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. VIH = minimum 2.2 VDC. = $maximum V_{CC} + 0.5 VDC$ . $V_{IL} = minimum - 0.1 VDC.$ = maximum 0.8 VDC. 3. Pulsed from VIL. ### **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |-----|-------------|------|---------| | | Release | pu | 5/18/83 | | | | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | TIMING DIAGRAM **FAMILY CODES 43, 44** | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|-----------------|------|------|-----------------| | PROGRAM | V <sub>CC</sub> | 5.75 | 6.0 | 6.25 | v | | | | V <sub>PP</sub> | 20.5 | 21.0 | 21.5 | v | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | μsec | NA | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | µsec | NA<br>NA | | | CP <sub>1</sub> | | V <sub>IL</sub> | | V | See notes 2 & 3 | | | CP <sub>2</sub> | | VIH | | v | See note 2 | | | CP <sub>3</sub> | | V <sub>IL</sub> | | v | See note 2 | | | t <sub>pw</sub> | 0.95 | , | 1.05 | msec | 555 11515 2 | | | Pulse Count | 1 | | 20 | | Per byte | | | Overprogram t <sub>pw</sub> | 0.95 | | 21 | msec | See note 4 | | VERIFY | VCCL | 4.7 | 4.8 | 4.9 | v | 1st pass | | | vccн | 5.1 | 5.2 | 5.3 | v | 2nd pass | | СНІР | v <sub>cc</sub> | | | | V | | | ERASE | V <sub>PP</sub> | | | | v | | | | t <sub>pw</sub> | | | | sec | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | µsec | | | | t <sub>f</sub> (Vpp) | | | | usec | | | | CP <sub>1</sub> | | | | V | | | | CP <sub>2</sub> | j | | | V | | | | CP3 | . [ | - | | V | | #### **NOTES** - Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. $V_{IH} = minimum 2.2 \ VDC.$ = $maximum \ V_{CC} + 0.5 \ VDC.$ - $V_{IL}$ = minimum -0.1 VDC. = maximum 0.8 VDC. - 3. Pulsed from VIH. - 4. The length of the overprogram pulse will vary proportionally with the number of pulses applied (determined and applied on a per byte basis). ### **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |-----|-------------|------|---------| | | Release | DU | 5/18/83 | | | | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | **TIMING DIAGRAM FAMILY CODES 45, 46** | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|--------|------|----------|------|-----------------| | | VARIABLE | IVITIV | NOW | IVIAA | ONT | COMMENTS | | PROGRAM | v <sub>cc</sub> | 5.75 | 6.0 | 6.25 | v | | | • | V <sub>PP</sub> | 12.2 | 12.5 | 12.8 | V | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | usec | N.A. | | | t <sub>f</sub> (Vpp) | | | | usec | N.A. | | | CP <sub>1</sub> | | VIL | | ٧ | See notes 2 & 3 | | | CP <sub>2</sub> | | VIH | | V | See note 2 | | | CP3 | | VIL | | V | See note 2 | | | t <sub>pw</sub> | 0.95 | | 1.05 | msec | | | | Pulse Count | 1 | | 25 | | Per byte | | | Overprogram t <sub>pw</sub> | 2.85 | | 78.75 | msec | See note 5 | | | | | | | | | | VERIFY | $v_{CCL}$ | 4.7 | 4.8 | 4.9 | V | 1st pass | | | Vснн | 5.1 | 5.2 | 5.3 | V | 2nd pass | | | | | | | | | | CHIP | Vcc | | ĺ | | V | | | ERASE | V <sub>PP</sub> | | | | V | | | | <sup>t</sup> pw | | | | sec | | | | t <sub>r</sub> (Vpp) | | | | usec | | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | usec | | | | CP <sub>1</sub> | | | | V | | | | CP <sub>2</sub> | | | | V | | | | CP3 | | | | V | | | | | | | <u> </u> | L | 1 | #### **NOTES** - 1. Programming waveform photographs taken using calibration step 32, pinout A4. - 2. $V_{IH} = minimum 2.2 VDC.$ = maximum $V_{CC} + 0.5 VDC$ . $V_{IL}$ = minimum -0.1 VDC. = maximum 0.8 VDC. - 3. Pulsed from VIH. - 4. Vpp takes precedence over $CP_n$ (Where: n=1, 2, 3, or 4) in program when they share the same pin. - 5. The length of the overprogram pulse will vary proportionally with the number of pulses applied (determined and applied on a per byte basis). ### **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |-----|-------------|------|------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | **TIMING DIAGRAM FAMILY CODES 4B, 4C** | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|-----------------|-------|------|-----------------| | | | | | | | | | PROGRAM | Vcc | 5.75 | 6.0 | 6.25 | V | | | | V <sub>PP</sub> | 12.2 | 12.5 | 12.8 | V | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | usec | N.A. | | | t <sub>f</sub> (Vpp) | | | | usec | N.A. | | | CP <sub>1</sub> | | VIL | | V | See notes 2 & 3 | | | CP <sub>2</sub> | | V <sub>IH</sub> | | V | See note 2 | | | CP3 | | VIL | | V | See note 2 | | | t <sub>pw</sub> | 0.95 | | 1.05 | msec | | | | Pulse Count | 1 | | 25 | | Per byte | | | Overprogram t <sub>pw</sub> | 2.85 | | 78.75 | msec | See note 5 | | | | | | | | | | VERIFY | VCCL | 4.7 | 4.8 | 4.9 | V | 1st pass | | | Vснн | 5.1 | 5.2 | 5.3 | ٧ | 2nd pass | | CHIP | V | | | | v | | | ERASE | Vcc<br>V | | ļ | | v | | | ENASE | V <sub>PP</sub> | | | | sec | | | | t <sub>pw</sub> | | | | 1 | | | | t <sub>r</sub> (Vpp) | | | | usec | | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | usec | | | | CP <sub>1</sub> | | | | V | | | | CP <sub>2</sub> | | | | V | | | | CP <sub>3</sub> | | | | ٧ | | #### **NOTES** - 1. Programming waveform photographs taken using calibration step 32, pinout 5E. - 2. $V_{IH} = minimum 2.2 VDC$ . = maximum $V_{CC}$ + 0.5 VDC. $V_{IL} = minimum -0.1 VDC.$ = maximum 0.8 VDC. - 3. Pulsed from VIH. - 4. Vpp takes precedence over $CP_n$ (Where: n=1, 2, 3, or 4) in program when they share the same pin. - The length of the overprogram pulse will vary proportionally with the number of pulses applied (determined and applied on a per byte basis). ## **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |-----|-------------|------|------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TIMING DIAGRAM FAMILY CODES 5B, 5C | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------|------|-----------------|------|------|-----------------| | PROGRAM | Vcc | 4.75 | 5.0 | 5.25 | ٧ | | | | Vpp | 20.5 | 21.0 | 21.5 | V | | | | t <sub>r</sub> (Vpp) | | | | usec | NA | | | t <sub>f</sub> (Vpp) | | | | usec | NA | | | CP <sub>1</sub> | | VIL | | v | See notes 2 & 3 | | | CP <sub>2</sub> | | VIH | | · V | See note 2 | | | CP3 | | V <sub>IL</sub> | | V | See note 2 | | | t <sub>pw</sub> | 9.5 | | 10.5 | msec | | | | Pulse Count | | 1 | | ! | Per byte | | | Overprogram t <sub>pw</sub> | | | | msec | NA | | VERIFY | VCCL | 4.7 | 4.8 | 4.9 | v | 1st pass | | | vссн | 5.1 | 5.2 | 5.3 | * V | 2nd pass | | CHIP | v <sub>cc</sub> | | | | . v | | | ERASE | V <sub>PP</sub> | | İ | | ٧ | } | | | t <sub>pw</sub> | | | | sec | | | | t <sub>r</sub> (Vpp) | | | | usec | | | | t <sub>f</sub> (Vpp) | | | | µsес | | | | CP <sub>1</sub> | | | | v | | | | CP <sub>2</sub> | | | | v | | | | CP3 | | | | v | | #### **NOTES** - 1. Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. $V_{IH} = minimum 2.2 VDC$ . - = maximum $V_{CC} + 0.5 VDC$ . - $V_{JL} = minimum 0.1 VDC.$ = maximum 0.8 VDC. - 3. Pulsed from VIH. ## **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |---------|-------------|-------|---------| | | ECN# 4926 | Dolle | 9/26/83 | | | | 177 | | | <b></b> | | | | | | | | | | | | | | | | | | | | | | | | **TIMING DIAGRAM** FAMILY CODES 63, 64 | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |----------|-----------------------------------|------|----------|------|--------|-----------------| | 00000444 | ., | | | | | | | PROGRAM | Vcc | 5.75 | 6.0 | 6.25 | V | | | | V <sub>PP</sub> | 20.5 | 21.0 | 21.5 | ٧ | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | µsec . | NA | | | t <sub>f</sub> (Vpp) | | | | µsec | NA | | | CP <sub>1</sub> | | $v_{IL}$ | | V | See notes 2 & 3 | | | CP <sub>2</sub> | | VIH | | ٧ | See note 2 | | | CP <sub>3</sub> | | VIL | | V | See note 2 | | | t <sub>pw</sub> | 0.95 | | 1.05 | msec | | | | Pulse Count | 1 | | 15 | | Per byte | | | Overprogram t <sub>pw</sub> | 3.8 | | 63 | msec | See note 4 | | VERIFY | V <sub>CCL</sub> | 4.7 | 4.8 | 4.9 | v | 1st pass | | | v <sub>ссн</sub> | 5.1 | 5.2 | 5.3 | V | 2nd pass | | CHIP | v <sub>cc</sub> | | | | v | | | ERASE | V <sub>PP</sub> | | | | V | | | | t <sub>pw</sub> | | | | sec | | | | t <sub>r</sub> (Vpp) | | | | μsec | | | | t <sub>f</sub> (Vpp) | | | | µsec | | | | CP <sub>1</sub> | | | | v | | | | CP <sub>2</sub> | | | | V | | | | CP <sub>3</sub> | | | | v | | #### NOTES - 1. Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. $V_{IH} = minimum 2.2 VDC$ . = $maximum V_{CC} + 0.5 VDC$ . $V_{IL} = minimum - 0.1 VDC.$ = maximum 0.8 VDC. - 3. Pulsed from VIH. - 4. The length of the overprogram pulse will vary proportionally with the number of pulses applied (determined and applied on a per byte basis). ### **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |-----|-------------|------|---------| | | Release | 09 | 5/13/33 | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | **TIMING DIAGRAM** **FAMILY CODES 79, 7A** | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------|------|-----------------|------|------------------------|-----------------| | PROGRAM | v <sub>cc</sub> | 4.75 | 5.0 | 5.25 | V | | | | V <sub>PP</sub> | 20.0 | 21.0 | 22.0 | v | | | | t <sub>r</sub> (Vpp) | | | | μsec | NA NA | | | t <sub>f</sub> (Vpp) | | | | µsec | NA NA | | | CP <sub>1</sub> | | V | | μs <del>ο</del> υ<br>V | See note 2 | | | CP <sub>2</sub> | | VIL | | v | 1 | | | - ; | | ViH | | - | See note 2 | | | CP <sub>3</sub> | 0.0 | V <sub>IL</sub> | | V | See notes 2 & 3 | | | t <sub>pw</sub> | 9.6 | | 10.4 | msec | | | | Pulse Count | | 1 | | | Per byte | | | Overprogram t <sub>pw</sub> | | | | msec | NA | | VERIFY | V <sub>CCL</sub> | 4.7 | 4.8 | 4.9 | V | 1st pass | | 1 | ∨ <sub>ССН</sub> | 5.1 | 5.2 | 5.3 | V | 2nd pass | | СНІР | v <sub>cc</sub> | 4.75 | 5.0 | 5.25 | V | | | ERASE | V <sub>PP</sub> | 20.0 | 21.0 | 22.0 | V | | | | tpw | 9.6 | | 10.4 | msec | | | | t <sub>r</sub> (Vpp) | | | | µsec | NA NA | | İ | t <sub>f</sub> (Vpp) | | | | usec | NA | | | CP <sub>1</sub> | | VIL | | ۷ | See note 2 | | | CP <sub>2</sub> | | VIHH | | v | See note 4 | | | | | | - | - | l . | | | CP3 | | V <sub>IL</sub> | | V | See note 2 & | #### NOTES - 1. Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. $V_{IH} = minimum 2.2 VDC.$ = $maximum V_{CC} + 0.5 VDC.$ $V_{IL}$ = minimum -0.1 VDC. = maximum 0.8 VDC. - 3. Pulsed from VIH. - 4. V<sub>IHH</sub> = minimum 14.0 VDC. = nominal 14.5 VDC. - = maximum 15.0 VDC. ## **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | | |-----|-------------|------|---------|--| | | Release | da | 5/18/83 | | | | | 1.0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | **TIMING DIAGRAM** FAMILY CODES 81, 82 | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|-----------------|----------|------|-----------------| | | | | | | | | | PROGRAM | Vcc | 4.75 | 5.0 | 5.25 | V | | | { | V <sub>PP</sub> | 24.0 | 25.0 | 26.0 | ٧ | | | | t <sub>r</sub> (Vpp) | | | | µsec | NA | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | µsec | NA | | | CP <sub>1</sub> | | VIH | | ٧ | See notes 2 & 3 | | | CP <sub>2</sub> | | ViH | | ٧ | See note 2 | | | CP3 | | VIL | | ٧ | See note 2 | | | tpw | 0.8 | | 1.0 | msec | | | | Pulse Count | | 1 | | | Per byte | | | Overprogram tpw | | | | msec | NA | | | · | | | | | İ | | VERIFY | VCCL | 4.7 | 4.8 | 4.9 | V | 1st pass | | | Vccн | 5.1 | 5.2 | 5.3 | ٧ | 2nd pass | | · · | | | | | | | | CHIP | vcc | 4.75 | 5.0 | 5.25 | V | | | ERASE | V <sub>PP</sub> | 24.0 | 25.0 | 26.0 | V | | | | tpw | .96 | | 1.04 | sec | | | | t <sub>r</sub> (Vpp) | | | | µsec | NA NA | | | t <sub>f</sub> (Vpp) | | | | usec | NA | | İ | CP <sub>1</sub> | | VIH | | v | See notes 2 & 3 | | | CP <sub>2</sub> | | V <sub>IL</sub> | | V | See note 2 | | ŀ | CP3 | | V <sub>IL</sub> | | V | See note 2 | | | | | | <u> </u> | | | #### NOTES - 1. Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. $V_{IH} = minimum 2.2 \ VDC.$ = $maximum \ V_{CC} + 0.5 \ VDC.$ - $V_{IL}$ = minimum -0.1 VDC. = maximum 0.8 VDC. - 3. Pulsed from VIL. ## **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |-----|-------------|------|---------| | | Release | ACI | 5/18/83 | | | | U | | | | | | | | | | | | | | | | | | | | | | | | | | | **TIMING DIAGRAM** **FAMILY CODES 83, 84** | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|-----------------|------|------|------------| | PROGRAM | V <sub>CC</sub> | 4.75 | 5.0 | 5.25 | ٧ | | | | V <sub>PP</sub> | 20.0 | 21.0 | 22.0 | V | See note 3 | | | t <sub>r</sub> (Vpp) | 710 | | 730 | μsec | 10% - 90% | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | 100 | usec | 10% - 90% | | | CP <sub>1</sub> | | VIL | | ٧ | See note 2 | | | CP <sub>2</sub> | | V <sub>IH</sub> | | V | See note 2 | | | CP3 | | VIL | | V | See note 2 | | | t <sub>pw</sub> | 57 | | 63 | msec | | | } | Pulse Count | | 1 | | | Per byte | | | Overprogram t <sub>pw</sub> | | | | msec | NA | | VERIFY | VCCL | 4.7 | 4.8 | 4.9 | v | 1st pass | | | v <sub>ссн</sub> | 5.1 | 5.2 | 5.3 | V | 2nd pass | | СНІР | v <sub>cc</sub> | 4.75 | 5.0 | 5.25 | V | | | ERASE | Vpp | 20.0 | 21.0 | 22.0 | V | See note 3 | | | tpw | 57 | | 63 | msec | | | j | t <sub>r</sub> (Vpp) | 710 | | 730 | μsec | 10% - 90% | | | t <sub>f</sub> (Vpp) | | | 100 | µsec | 10% - 90% | | ļ | CP <sub>1</sub> | | VIL | ŀ | · v | See note 2 | | | CP <sub>2</sub> | | VIHH | İ | V | See note 4 | | | CP3 | | VIL | | V | See note 2 | #### NOTES - Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. $V_{IH} = minimum 2.2 VDC$ . = $maximum V_{CC} + 0.5 VDC$ . $V_{IL} = minimum - 0.1 VDC.$ = maximum 0.8 VDC. - 3. Pulsed from VCC. - 4. V<sub>IHH</sub> = minimum 14.0 VDC. - = nominal 14.5 VDC. - = maximum 15.0 VDC. ### **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |-----|-------------|-------------------|---------| | | Release | 14 | 5/24/93 | | | | <br>$\mathcal{J}$ | | | | <u>.</u> | <br> | | | | | | | | | | | | | | | | | | | | | | TIMING DIAGRAM FAMILY CODES 85, 86 | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|----------|-------|-------|-----------------| | PROGRAM | V <sub>CC</sub> | 5.75 | 6.0 | 6.25 | ٧ | | | | V <sub>PP</sub> | 12.2 | 12.5 | 12.8 | V | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | µsec | NA | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | µsec | NA | | | CP <sub>1</sub> | | $v_{IL}$ | | ٧ | See notes 2 & 3 | | | CP <sub>2</sub> | | $v_{IH}$ | | V | See note 2 | | | CP3 | | VIL | | V | See note 2 | | | t <sub>pw</sub> | 0.95 | | 1.05 | msec | | | | Pulse Count | 1 | | 25 | | Per byte | | | Overprogram t <sub>pw</sub> | 2.85 | | 78.75 | msec | See note 4 | | VERIFY | VCCL | 4.7 | 4.8 | 4.9 | v | 1st pass | | | Vссн | 5.1 | 5.2 | 5.3 | V | 2nd pass | | СНІР | vcc | | | | v | | | ERASE | V <sub>PP</sub> | | | | V | | | | t <sub>pw</sub> | | | | sec | | | | t <sub>r</sub> (Vpp) | | | , | µsec | | | | t <sub>f</sub> (Vpp) | | | | Jusec | | | | CP <sub>1</sub> | 1 | | | V | | | | CP <sub>2</sub> | | | | V | | | | CP3 | | | | V | | #### **NOTES** - Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. $V_{IH} = minimum 2.2 VDC$ . = $maximum V_{CC} + 0.5 VDC$ . $V_{IL} = minimum - 0.1 VDC.$ = maximum 0.8 VDC. - 3. Pulsed from VIH. - The length of the overprogram pulse will vary proportionally with the number of pulses applied (determined and applied on a per byte basis). ## **REVISIONS** | LTR | DESCRIPTION | | P.E. | DATE | |-----|-------------|---------------------------------------|------|---------| | | Release | · · · · · · · · · · · · · · · · · · · | Des | 5/18/83 | | | | | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TIMING DIAGRAM FAMILY CODES 93, 94 | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|------|------|------|-----------------| | PROGRAM | v <sub>cc</sub> | 4.75 | 5.0 | 5.25 | V | | | | Vpp | -0.1 | 0 | 0.8 | v | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | µsec | l NA | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | usec | NA NA | | | CP <sub>1</sub> | | VIL | | ·v | See notes 2 & 3 | | | CP <sub>2</sub> | | ViH | · [ | V | See note 2 | | i | CP <sub>3</sub> | | VIL | ĺ | V | See note 2 | | | t <sub>pw</sub> | 9.6 | | 10.4 | msec | | | | Pulse Count | | 1 | | | Per byte | | | Overprogram t <sub>pw</sub> | | | | msec | NA | | VERIFY | V <sub>CCL</sub> | 4.7 | 4.8 | 4.9 | v | 1st pass | | | Vcсн | 5.1 | 5.2 | 5.3 | ٧ | 2nd pass | | СНІР | v <sub>cc</sub> | 4.75 | 5.0 | 5.25 | v | | | ERASE | V <sub>PP</sub> | -0.1 | 0.0 | 0.8 | V | 1 | | | tpw | 9.6 | ١ . | 10.4 | msec | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | 10.1 | µsec | NA NA | | ĺ | t <sub>f</sub> (V <sub>PP</sub> ) | | | | usec | NA<br>NA | | ļ | CP <sub>1</sub> | İ | VIL | | V | See notes 2 & 3 | | | CP <sub>2</sub> | | VIHH | | v | See note 4 | | | CP <sub>3</sub> | | VIL | | v | See note 2 | #### NOTES - Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. V<sub>III</sub> = minimum 2.2 VDC. = $maximum V_{CC} + 0.5 VDC$ . $V_{IL} = minimum - 0.1 VDC.$ = maximum 0.8 VDC. - 3. Pulsed from VIH - 4. VIHH = minimum 14.0 VDC. - = nominal 14.5 VDC. - = maximum 15.0 VDC. ## **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |-----|-------------|--------|---------| | | Release | gy . | 5/18/83 | | | ECN# 4926 | Delino | 9/26/83 | | | | 1 /// | HOOLO | | | | | | | 1 | | | | | | | | 1 | | | | | | TIMING DIAGRAM FAMILY CODES A5, A6 | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|-----------------|------|------|-----------------| | PROGRAM | vcc | 4.75 | 5.0 | 5.25 | ٧ | | | | Vpp | 4.75 | 5.0 | 5.25 | V | | | | t <sub>r</sub> (Vpp) | | | | usec | NA | | | t <sub>f</sub> (Vpp) | | | | µsec | NA | | | CP <sub>1</sub> | 1 | VIL | | v | See notes 2 & 3 | | | CP <sub>2</sub> | | VIH | | v | See note 2 | | | CP3 | | VIL | | V | See note 2 | | | t <sub>pw</sub> | 9.5 | } | 10.5 | msec | | | | Pulse Count | | 1 | | | Per byte | | | Overprogram t <sub>pw</sub> | , | | | msec | NA | | VERIFY | V <sub>CCL</sub> | 4.7 | 4.8 | 4.9 | v | 1st pass | | | V <sub>ССН</sub> | 5.1 | 5.2 | 5.3 | V | 2nd pass | | CHIP | V <sub>CC</sub> | 4.75 | 5.0 | 5.25 | v | | | ERASE | Vpp | -0.1 | 0 | 0.8 | v | | | | t <sub>pw</sub> | 9.5 | | 10.5 | sec | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | µsec | NA | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | usec | NA | | | CP <sub>1</sub> | | VIL | | v | See notes 2 & 3 | | | CP <sub>2</sub> | | VIH | | v | See note 2 | | | CP3 | | V <sub>IL</sub> | | v | See note 2 | #### NOTES - 1. Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. $V_{IH} = minimum 2.2 VDC$ . = $maximum V_{CC} + 0.5 VDC$ . $V_{IL} = minimum - 0.1 VDC.$ = maximum 0.8 VDC. 3. Pulsed from VIH. ## **REVISIONS** | LTR | DESC | RIPTION | P.1 | Ε. | DATE | |-----|-----------|---------|-----|----|---------| | | ECN# 4926 | | 090 | / | 9/26/83 | | | | | 7) | | l | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | **TIMING DIAGRAM FAMILY CODES AB, AC** | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|----------|------|------|-----------------| | PROGRAM | v <sub>cc</sub> | 5.75 | 6.0 | 6.25 | V | | | | V <sub>PP</sub> | 21.0 | 21.5 | 22.0 | v | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | µsec | NA | | | t <sub>f</sub> (Vpp) | | | | μsec | NA | | | CP <sub>1</sub> | | $v_{IL}$ | | V | See notes 2 & 3 | | | CP <sub>2</sub> | | ViH | | V | See note 2 | | | CP <sub>3</sub> | | VIL | | ٧ | See note 2 | | | <sup>t</sup> pw | 0.95 | | 1.05 | msec | | | | Pulse Count | 1 | | 25 | | Per byte | | | Overprogram t <sub>pw</sub> | 1.9 | | 2.1 | msec | | | VERIFY | V <sub>CCL</sub> | 4.7 | 4.8 | 4.9 | V | 1st pass | | | Vссн | 5.5 | 5.6 | 5.7 | ٧ | 2nd pass | | CHIP | v <sub>cc</sub> | | | | v | | | ERASE | V <sub>PP</sub> | | | | V | | | | t <sub>pw</sub> | | | | sec | | | | t <sub>r</sub> (Vpp) | | | | µsec | | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | usec | | | | CP <sub>1</sub> | | | | ·v | | | | CP <sub>2</sub> | | | | ٧ | | | | CP3 | ' | | | V | | #### NOTES - Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. $V_{IH} = minimum 2.2 VDC$ . = $maximum V_{CC} + 0.5 VDC$ . $V_{IL} = minimum - 0.1 VDC.$ = maximum 0.8 VDC. 3. Pulsed from VIH. ## **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |-----|-------------|---------|----------| | | Release | DU | 5/18/93 | | | ECN# 4990 | <br>Hip | 11/11/83 | | | | 1// | | | | | | | | | | | | | | | | | | | | | | TIMING DIAGRAM FAMILY CODES AF, BØ # **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |-----|-------------|--------|----------| | | Release | DO) | 5/18/83 | | | ECN# 4990 | PALINO | 11/1/183 | | | | | | | | | | | | | | | | | | | | | | | | | | **TIMING DIAGRAM** FAMILY CODES AF, BØ | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|-----------------|------|-----------|-----------------| | PROGRAM | Vcc | 4.75 | 5.0 | 5.25 | V | | | | Vpp | 20.0 | 21.0 | 22.0 | V | NA | | | t <sub>r</sub> (Vpp) | | | | usec | NA | | | t <sub>f</sub> (Vpp) | | | | usec | NA | | | CP <sub>1</sub> | | VIL | | V | See notes 2 & 3 | | | CP <sub>2</sub> | | V <sub>IH</sub> | | V | See note 2 | | | CP3 | | VIL | | V | See note 2 | | | t <sub>pw</sub> | 9.6 | | 10.4 | msec | | | Ì | Pulse Count | | 1 | | | Per byte | | | Overprogram t <sub>pw</sub> | | | | msec | NA | | VERIFY | VCCL | 4.7 | 4.8 | 4.9 | V | 1st pass | | | vcсн | 5.1 | 5.2 | 5.3 | ٧ | 2nd pass | | СНІР | v <sub>cc</sub> | 4.75 | 5.0 | 5.25 | V | | | ERASE | V <sub>PP</sub> | 20.0 | 21.0 | 22.0 | V | | | | tpw | 9.6 | | 10.4 | msec | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | µsес | NA | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | ,<br>µsec | NA | | | CP <sub>1</sub> | | VIL | | v | See notes 2 & 3 | | | CP <sub>2</sub> | | VIHH | | ٧ | See note 4 | | | CP3 | | VIL | | V | See note 2 | #### **NOTES** - Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. $V_{IH} = minimum 2.2 VDC$ . - = $maximum V_{CC} + 0.5 VDC$ . - $V_{IL} = minimum 0.1 VDC.$ - = maximum 0.8 VDC. - 3. Pulsed from VIH. - 4. V<sub>IHH</sub> = minimum 14.0 VDC. - = nominal 14.5 VDC. - = maximum 15.0 VDC. ## **REVISIONS** | LTR | DESCRIPTION | P.E. | 5/74/85 | | | |-----|-------------|------|---------|--|--| | | Release | DU | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TIMING DIAGRAM FAMILY CODES B3, B4 | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|-----------------|------|------------|------------| | | | | | | | | | PROGRAM | Vcc | 4.75 | 5.0 | 5.25 | V | | | | V <sub>PP</sub> | -0.1 | 0 | 0.8 | V | See note 3 | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | usec | N.A. | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | usec | N.A. | | | CP <sub>1</sub> | | $v_{IL}$ | | V | See note 2 | | | CP <sub>2</sub> | | V <sub>IH</sub> | ! | V | See note 2 | | | CP3 | | VIL | | V | See note 2 | | | t <sub>pw</sub> | 9.6 | | 10.4 | msec | | | | Pulse Count | | 1 | | | Per byte | | | Overprogram t <sub>pw</sub> | | | | msec | N.A. | | VERIFY | V <sub>CCL</sub> | 4.7 | 4.8 | 4.9 | ٧ | 1st pass | | | V <sub>СНН</sub> | 5.1 | 5.2 | 5.3 | <b>V</b> , | 2nd pass | | CHIP | v <sub>cc</sub> | | | | V | | | ERASE | V <sub>PP</sub> | | | | v | | | | t <sub>pw</sub> | | | | msec | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | usec | | | | t <sub>f</sub> (Vpp) | | | | usec | | | | CP <sub>1</sub> | | | İ | v | | | | CP <sub>2</sub> | | | | V | | | | CP3 | | | | V | | #### **NOTES** - 1. Programming waveform photographs taken using calibration step 32, pinout 33. - 2. $V_{IH} = minimum 2.2 \ VDC.$ = $maximum \ V_{CC} + 0.5 \ VDC.$ $V_{IL} = minimum -0.1 VDC.$ = maximum 0.8 VDC. 3. Pulsed from VIH. ## **REVISIONS** | DESCRIPTION | P.E. | DATE | |-------------|-------------|--------------| | | 97.38 | 1/10/85 | | | | | | | | <del> </del> | | | | <del> </del> | | | | | | | | | | | DESCRIPTION | | **TIMING DIAGRAM FAMILY CODES B7, B8** | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|----------|------|------|-----------------| | PROGRAM | Vcc | 4.75 | 5.0 | 5.25 | V | | | | V <sub>PP</sub> | -0.1 | 0 | 0.8 | V | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | µsec | NA | | | t <sub>f</sub> (Vpp) | | | | µsec | NA | | | CP <sub>1</sub> | | VIL | | v | See notes 2 & 3 | | | CP <sub>2</sub> | | $v_{IH}$ | | ٧ | See note 2 | | | CP3 | | VIL | | V | See note 2 | | | tpw | 0.96 | | 1.04 | msec | | | | Pulse Count | | 1 | | | Per byte | | | Overprogram t <sub>pw</sub> | | | | msec | NA | | VERIFY | V <sub>CCL</sub> | 4.7 | 4.8 | 4.9 | ٧ | 1st pass | | | v <sub>ссн</sub> | 5.1 | 5.2 | 5.3 | ٧ | 2nd pass | | CHIP | Vcc | 4.75 | 5.0 | 5.25 | ٧ | | | ERASE | V <sub>PP</sub> | -0.1 | 0 | 0.8 | V | | | | t <sub>pw</sub> | 9.6 | | 10.4 | msec | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | μsec | NA | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | µsec | NA | | | CP <sub>1</sub> | | VIL | | v | See notes 2 & 3 | | | CP <sub>2</sub> | | VIHH | | V | See note 4 | | | CP3 | | VIL | | ٧ | See note 2 | #### **NOTES** - 1. Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. $V_{IH} = minimum 2.2 VDC$ . - = $maximum V_{CC} + 0.5 VDC$ . - $V_{IL} = minimum 0.1 VDC.$ = maximum 0.8 VDC. - 3. Pulsed from VIH. - 4. V<sub>IHH</sub> = minimum 14.0 VDC. - = nominal 14.5 VDC. - = maximum 15.0 VDC. ### **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |-----|-------------|-------|----------| | | Release | gey. | 5/18/83 | | | ECN# 4926 | prior | 9/26/83 | | | ECN# 4990 | Blib | 11/11/83 | | | | 177 | | | | | | | | | | | | | | | | | **TIMING DIAGRAM** **FAMILY CODES B9, BA** | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|-----------------|------|------|-----------------| | PROGRAM | vcc | 4.75 | 5.0 | 5.25 | V | | | | V <sub>PP</sub> | 24.0 | 25.0 | 26.0 | V | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | µsес | NA | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | usec | NA | | | CP <sub>1</sub> | | V <sub>IL</sub> | | V | See notes 2 & 3 | | | CP <sub>2</sub> | | V <sub>IL</sub> | | V | See note 2 | | | CP3 | | VIL | | V | See note 2 | | | t <sub>pw</sub> | 9.5 | 1 | 10.5 | msec | | | | Pulse Count | | | | | Per byte | | | Overprogram t <sub>pw</sub> | | | | msec | NA | | VERIFY | VCCL | 4.7 | 4.8 | 4.9 | v | 1st pass | | | Vccн | 5.1 | 5.2 | 5.3 | V | 2nd pass | | CHIP | V <sub>CC</sub> | | | | v | | | ERASE | V <sub>PP</sub> | | | | V | | | | t <sub>pw</sub> | | | | sec | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | µsес | | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | µsec | | | | CP <sub>1</sub> | | | | v | | | | CP <sub>2</sub> | | | | v | | | | CP3 | | | | · v | | #### **NOTES** - 1. Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. $V_{IH} = minimum 2.2 VDC$ . = maximum V<sub>CC</sub> + 0.5 VDC. $V_{JL} = minimum - 0.1 VDC.$ = maximum 0.8 VDC. 3. Pulsed from VIH. ### **REVISIONS** | LTR | | DESCRIPTION | | P.E. | DATE | | |-----|-----------|-------------|--|------|------|---------| | | ECN# 4926 | | | | 0440 | 9/26/83 | | | | | | <br> | " | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | <br> | | | **TIMING DIAGRAM FAMILY CODES BD, BE** | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|-----------------|------|------|-----------------| | | | i | | | | | | PROGRAM | Vcc | 4.75 | 5.0 | 5.25 | ٧ | | | | V <sub>PP</sub> | 1 | 0 | 0.8 | V | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | usec | N.A. | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | usec | N.A. | | | CP <sub>1</sub> | | V <sub>IL</sub> | | ٧ | See notes 2 & 3 | | | CP <sub>2</sub> | | VIH | | ٧ | See note 2 | | | CP3 | | VIL | | ٧ | See note 2 | | | t <sub>pw</sub> | 29.0 | Ì | 31.0 | msec | | | | Pulse Count | | 1 | | | Per byte | | | Overprogram t <sub>pw</sub> | | | | msec | N.A. | | | · | | | | | | | VERIFY | V <sub>CCL</sub> | 4.7 | 4.8 | 4.9 | V | 1st pass | | | v <sub>снн</sub> | 5.1 | 5.2 | 5.3 | V | 2nd pass | | | | | 1 | | | | | CHIP | Vcc | | | | V | | | ERASE | V <sub>PP</sub> | | | | v | | | | t <sub>pw</sub> | | | | sec | | | | t <sub>r</sub> (Vpp) | | | | usec | | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | usec | | | | CP <sub>1</sub> | | | | V | | | | CP <sub>2</sub> | | | | v | | | | CP3 | | | | v | | | | - 5 | | | | | | #### **NOTES** - 1. Programming waveform photographs taken using calibration step 32, pinout 33. - 2. $V_{IH} = minimum 2.2 \ VDC.$ = $maximum \ V_{CC} + 0.5 \ VDC.$ $V_{JL} = minimum -0.1 VDC.$ = maximum 0.8 VDC. 3. Pulsed from V<sub>IH</sub>. ### **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |-----|-------------|------|---------| | | | 1198 | 1/10/85 | | | | | | | | | | | | | | | ļ | | | | | | | | | | | | | | | | **TIMING DIAGRAM FAMILY CODES BF, CO** | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|-----------------|------|------------|-----------------| | PROGRAM | vcc | 5.75 | 6.0 | 6.25 | V | | | | V <sub>PP</sub> | 12.5 | 13.0 | 13.5 | V | | | | t <sub>r</sub> (Vpp) | | | | µsес | NA | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | µsес | NA | | | CP <sub>1</sub> | | V <sub>IL</sub> | | V | See notes 2 & 3 | | | CP <sub>2</sub> | | VIH | | V | See note 2 | | | CP3 | | VIL | | V | See note 2 | | | t <sub>pw</sub> | 0.95 | 1 | 1.05 | msec | | | | Pulse Count | 1 | | 25 | | Per byte | | | Overprogram t <sub>pw</sub> | 1.9 | | 2.1 | msec | | | VERIFY | V <sub>CCL</sub> | 4.7 | 4.8 | 4.9 | v | 1st pass | | | v <sub>ссн</sub> | 5.1 | 5.2 | 5.3 | v | 2nd pass | | CHIP | v <sub>cc</sub> | | | | v | | | ERASE | V <sub>PP</sub> | | | | V | | | | t <sub>pw</sub> | | | | sec | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | usec | | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | usec | | | | CP <sub>1</sub> | | | | V | | | | CP <sub>2</sub> | | | | V | | | | CP3 | - | | | , <b>v</b> | | | | | | | | | | #### NOTES - Programming waveform photographs taken using calibration step 32, pinout 33. Erase waveform photographs taken using calibration step 33, pinout 33. - 2. $V_{IH} = minimum 2.2 VDC$ . = $maximum V_{CC} + 0.5 V_{DC}$ . $V_{IL} = minimum - 0.1 VDC.$ = maximum 0.8 VDC. 3. Pulsed from VIH. ### **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |-----|-------------|------|---------| | | ECN# 4926 | Dyp | 9/26/83 | | | | // | | | | | | | | | | | | | | | | | | | | | | | | | | | TIMING DIAGRAM FAMILY CODES C1, C2 Sheet 1 of 2 ## **REVISIONS** | LTR | | DESCRIPTION | P.E. | DATE | |-----|-----------|-------------|------|------| | | ECN# 4926 | | | | | | | | _ | | | | | | | | | | | | | | | | | | | | | | | | <br> | | | | | | | | TIMING DIAGRAM FAMILY CODES C1, C2 Sheet 2 of 2 | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|------------------|------|------|-----------------| | PROGRAM | Vcc | 4.75 | 5.0 | 5.25 | V | | | | V <sub>PP</sub> | -0.1 | 0 | 0.8 | V | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | usec | N.A. | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | usec | N.A. | | | CP <sub>1</sub> | | V <sub>IL</sub> | | V | See notes 2 & 3 | | | CP <sub>2</sub> | | VIH | | V | See note 2 | | | CP3 | | V <sub>IL.</sub> | | V | See note 2 | | | t <sub>pw</sub> | 1.5 | 1 | 12.0 | msec | | | | Pulse Count | | 1 | | | Per byte | | | Overprogram t <sub>pw</sub> | | | | msec | N.A. | | VERIFY | V <sub>CCL</sub> | 4.7 | 4.8 | 4.9 | V | 1st pass | | | Vснн | 5.1 | 5.2 | 5.3 | V | 2nd pass | | CHIP | v <sub>cc</sub> | | | | v | | | ERASE | V <sub>PP</sub> | | | | V | | | | t <sub>pw</sub> | | | | msec | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | ĺ | usec | | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | usec | | | | CP <sub>1</sub> | | | | V | | | | CP <sub>2</sub> | | | | V | | | | CP3 | | | | V | | | | | | | | | | #### **NOTES** - 1. Programming waveform photographs taken using calibration step 32, pinout 98. - 2. $V_{IH} = minimum 2.2 \ VDC.$ = $maximum \ V_{CC} + 0.5 \ VDC.$ $V_{IL} = minimum -0.1 VDC.$ = maximum 0.8 VDC. - 3. Pulsed from VIH. - 4. Vpp takes precedence over $CP_n$ (Where: n = 1, 2, 3, or 4) in program when they share the same pin. ### **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |-----|-------------|------|---------| | | | 9183 | 1/10/85 | | | | | | | | | | | | | | | | | | | | | | | | ļ | | | | | 1 | | **TIMING DIAGRAM** FAMILY CODES C3, C4 | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|------|------|------|-----------------| | | | | | | | | | PROGRAM | vcc | 4.75 | 5.0 | 5.25 | V | | | | Vpp | 4.75 | 5.0 | 5.25 | ٧ | | | | t <sub>r</sub> (Vpp) | | | | usec | N.A. | | | t <sub>f</sub> (Vpp) | | | | usec | N.A. | | | CP <sub>1</sub> | | VIL | | V | See note 2 | | | CP <sub>2</sub> | | VIL | | V | See notes 2 & 3 | | | CP3 | | | | V | N.A. | | | t <sub>pw</sub> | 19.0 | | 21.0 | msec | | | | Pulse Count | | 1 | | • | Per byte | | | Overprogram t <sub>pw</sub> | | | | msec | N.A. | | | · I | | | | | | | VERIFY | VCCL | 4.7 | 4.8 | 4.9 | V | 1st pass | | | v <sub>снн</sub> | 5.1 | 5.2 | 5.3 | ٧ | 2nd pass | | | | | | | | | | CHIP | Уcc | 4.75 | 5.2 | 5.25 | V | | | ERASE | V <sub>PP</sub> | 11.5 | 12.0 | 12.5 | . v | | | | t <sub>pw</sub> | 9.5 | | 10.5 | msec | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | usec | N.A. | | | t <sub>f</sub> (Vpp) | | | | usec | N.A. | | | CP <sub>1</sub> | | VIL | | V | See note 2 | | | CP <sub>2</sub> | | VIL | | V | See notes 2 & 3 | | | CP3 | | "- | | v | NA | | | 3 | | | | | | #### **NOTES** - Programming waveform photographs taken using calibration step 32, pinout A6. Erase waveform photographs taken using calibration step 33, pinout A6. - 2. $V_{IH} = minimum 2.2 VDC$ . = $maximum V_{CC} + 0.5 VDC$ . $V_{IL}$ = minimum -0.1 VDC. = maximum 0.8 VDC. 3. Pulsed from VIH. 4. Vpp takes precedence over $CP_n$ (Where: n=1,2,3, or 4) in program and erase when they share the same pin. ### **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |-----|-------------|------|---------| | | | 9180 | 1/10/85 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | } | | TIMING DIAGRAM FAMILY CODES C9, CA GANGPAK™ | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|-----------------|------|------|-----------------| | | | | | | | | | PROGRAM | Vcc | 5.75 | 6.0 | 6.25 | V | | | | V <sub>PP</sub> | 12.7 | 13.0 | 13.3 | V | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | usec | N.A. | | | t <sub>f</sub> (Vpp) | | | ĺ | usec | N.A. | | | CP <sub>1</sub> | | V <sub>IL</sub> | | V | See notes 2 & 3 | | | CP <sub>2</sub> | | VIH | | V | See note 2 | | | CP <sub>3</sub> | | V <sub>IL</sub> | | V | See note 2 | | | t <sub>pw</sub> | 0.95 | | 1.05 | msec | | | | Pulse Count | 1 | | 25 | | Per byte | | | Overprogram t <sub>pw</sub> | 1.9 | | 2.1 | msec | | | VERIFY | V <sub>CCL</sub> | 4.7 | 4.8 | 4.9 | V | 1st pass | | | v <sub>СНН</sub> | 5.1 | 5.2 | 5.3 | V | 2nd pass | | CHIP | v <sub>cc</sub> | | | | v | | | ERASE | V <sub>PP</sub> | | | | v | | | | t <sub>pw</sub> | | | | sec | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | usec | | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | usec | | | | CP <sub>1</sub> | | | | V | | | | CP <sub>2</sub> | | | | V | | | | CP <sub>3</sub> | - | | | v | | #### **NOTES** - 1. Programming waveform photographs taken using calibration step 32, pinout A4. - 2. $V_{IH} = minimum 2.2 VDC.$ = $maximum V_{CC} + 0.5 VDC.$ $V_{IL} = minimum -0.1 VDC.$ = maximum 0.8 VDC. - 3. Pulsed from VIH. - 4. Vpp takes precedence over $CP_n$ (Where: n = 1, 2, 3, or 4) in program when they share the same pin. ### **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |-----|-------------|------|--------| | | | 9188 | 110/85 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1 1 | | **TIMING DIAGRAM FAMILY CODES DD, DE** | | VARIABLE | MIN | NOM | MAX | UNIT | COMMENTS | |---------|-----------------------------------|------|-----------------|------|------|-----------------| | | | | | | | | | PROGRAM | Vcc | 5.75 | 6.0 | 6.25 | V | | | | V <sub>PP</sub> | 20.5 | 21.0 | 21.5 | ٧ | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | : | usec | N.A. | | | t <sub>f</sub> (Vpp) | | | | usec | N.A. | | | CP <sub>1</sub> | | VIL | | V | See notes 2 & 3 | | | CP <sub>2</sub> | | V <sub>IH</sub> | | ٧ | See note 2 | | | CP3 | | | | ٧ | N.A. | | | t <sub>pw</sub> | 0.95 | | 1.05 | msec | | | | Pulse Count | | 1 | | | Per byte | | | Overprogram t <sub>pw</sub> | | ] | | msec | N.A. | | | ŕ | | | | | | | VERIFY | V <sub>CCL</sub> | 4.7 | 4.8 | 4.9 | ٧ | 1st pass | | | ∨ <sub>СНН</sub> | 5.1 | 5.2 | 5.3 | ٧ | 2nd pass | | | | | | | | | | CHIP | v <sub>cc</sub> | | | | V | | | ERASE | V <sub>PP</sub> | | | | V | | | | tpw | | | | sec | | | | t <sub>r</sub> (V <sub>PP</sub> ) | | | | usec | | | | t <sub>f</sub> (V <sub>PP</sub> ) | | | | usec | | | | CP <sub>1</sub> | | | | V | | | | CP <sub>2</sub> | | | | V | | | | CP3 | | | | V | | | | - 3 | | | | | | #### NOTES - 1. Programming waveform photographs taken using calibration step 32, pinout 32. - 2. $V_{IH} = minimum 2.2 VDC.$ = $maximum V_{CC} + 0.5 VDC.$ - $V_{IL}$ = minimum -0.1 VDC. = maximum 0.8 VDC. - 3. Pulsed from VIH. - 4. Vpp takes precedence over $CP_n$ (Where: n = 1, 2, 3, or 4) in program when they share the same pin. ### **REVISIONS** | LTR | DESCRIPTION | P.E. | DATE | |-----|-------------|------|---------| | | | 4180 | 1/10/85 | | | | | ļ | | | | | | | | | | ļ | | | | | ļ | | | | | | **TIMING DIAGRAM FAMILY CODES F7, F8** BLANK # **SCHEMATICS** 30-701-1822 Digital Card 30-701-0110 Waveform Generator 30-701-0109 Socket Board 008-1999 Motherboard BLANK