#### NOTE This manual documents the Model 9000A-6802 and its assemblies at the revision levels identified in Section 6. If your instrument contains assemblies with different revision letters, it will be necessary for you to either update or backdate this manual. Refer to the supplemental change/errata sheet for newer assemblies, or to the backdating information in Section 6 for older assemblies. # 9000A-6802 Interface Pod Instruction Manual #### WARRANTY Notwithstanding any provision of any agreement the following warranty is exclusive: The JOHN FLUKE MFG. CO., INC., warrants each instrument it manufactures to be free from defects in material and workmanship under normal use and service for the period of 1 year from date of purchase. This warranty extends only to the original purchaser. This warranty shall not apply to fuses, disposable batteries (rechargeable type batteries are warranted for 90 days), or any product or parts which have been subject to misuse, neglect, accident, or abnormal conditions of operations. In the event of failure of a product covered by this warranty, John Fluke Mfg. Co., Inc., will repair and calibrate an instrument returned to an authorized Service Facility within 1 year of the original purchase; provided the warrantor's examination discloses to its satisfaction that the product was defective. The warrantor may, at its option, replace the product in lieu of repair. With regard to any instrument returned within 1 year of the original purchase, said repairs or replacement will be made without charge. If the failure has been caused by misuse, neglect, accident, or abnormal conditions of operations, repairs will be billed at a nominal cost. In such case, an estimate will be submitted before work is started, if requested. THE FOREGOING WARRANTY IS IN LIEU OF ALL OTHER WARRANTIES, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS, OR ADEQUACY FOR ANY PARTICULAR PURPOSE OR USE. JOHN FLUKE MFG. CO., INC., SHALL NOT BE LIABLE FOR ANY SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES, WHETHER IN CONTRACT, TORT, OR OTHERWISE. #### If any failure occurs, the following steps should be taken: - 1. Notify the JOHN FLUKE MFG. CO., INC., or nearest Service facility, giving full details of the difficulty, and include the model number, type number, and serial number. On receipt of this information, service data, or shipping instructions will be forwarded to you. - 2. On receipt of the shipping instructions, forward the instrument, transportation prepaid. Repairs will be made at the Service Facility and the instrument returned, transportation prepaid. #### SHIPPING TO MANUFACTURER FOR REPAIR OR ADJUSTMENT All shipments of JOHN FLUKE MFG. CO., INC., instruments should be made via United Parcel Service or "Best Way"\* prepaid. The instrument should be shipped in the original packing carton; or if it is not available, use any suitable container that is rigid and of adequate size. If a substitute container is used, the instrument should be wrapped in paper and surrounded with at least four inches of excelsior or similar shock-absorbing material. #### CLAIM FOR DAMAGE IN SHIPMENT TO ORIGINAL PURCHASER The instrument should be thoroughly inspected immediately upon original delivery to purchaser. All material in the container should be checked against the enclosed packing list. The manufacturer will not be responsible for shortages against the packing sheet unless notified immediately. If the instrument is damaged in any way, a claim should be filed with the carrier immediately. (To obtain a quotation to repair shipment damage, contact the nearest Fluke Technical Center.) Final claim and negotiations with the carrier must be completed by the customer. The JOHN FLUKE MFG. CO., INC, will be happy to answer all applications or use questions, which will enhance your use of this instrument. Please address your requests or correspondence to: JOHN FLUKE MFG. CO., INC., P.O. BOX C9090, EVERETT, WASHINGTON 98206, ATTN: Sales Dept. For European Customers: Fluke (Holland) B.V., P.O. Box 5053, 5004 EB, Tilburg, The Netherlands. \*For European customers, Air Freight prepaid. John Fluke Mfg. Co., Inc., P.O. Box C9090, Everett, Washington 98206 Rev. 6/81 ## **Table of Contents** | SECTION | | TITLE | PAGE | |---------|----------------------|---------------------------------------------------|-------| | 1 | INTRO | DUCTION | 1-1 | | | 1-1.<br>1-2.<br>1-3. | PURPOSE OF INTERFACE POD | 1-1 | | 2 | | LLATION | | | | 2-1. | GENERAL | | | | 2-2. | MAKING CONNECTIONS | | | | 2-3. | POWER CONNECTIONS | 2-2 | | 3 | MICRO | PROCESSOR DATA | 3-1 | | • | 3-1. | INSTRODUCTION | | | | 3-2. | 6802 SIGNALS | 3-1 | | | 3-3. | STATUS/CONTROL LINES AND ADDRESS SPACE ASSIGNMENT | 3-1 | | | 3-4. | Introduction | 3-1 | | | 3-5. | Bit Assignment - Status Lines | 3-1 | | | 3-6. | User-Writeable Control Lines | | | | 3-7. | Bit Assignment - Control Lines | | | | 3-8. | Address Space Assignment | 3-4 | | | 3-9. | FORCING AND INTERRUPT LINES | | | | 3-10. | LINES ENABLED DURING TROUBLESHOOTER SETUP | | | | 3-11. | OPERATION WITH UUTs WHICH USE INTERNAL 6802 RAM | | | | 3-12. | OPERATION WITH UUTs WHICH USE VCC STANDBY | | | | 3-13. | CLOCK OPERATIONS | | | | 3-14. | MARGINAL UUT PROBLEMS | | | | 3-15. | Introduction | 3-6 | | | 3-16. | UUT Noise Levels | 3-6 | | | 3-17.<br>3-18. | Bus Loading | 3-6 | | | 3-18.<br>3-19. | POD DRIVE CAPABILITY | 3-6 | | | 3-19.<br>3-20. | POWER FAILURE DETECTION LIMITS | 3-6 | | | 5-20. | TOWER TAILORE DETECTION ENAITS | | | 4 | THEO | RY OF OPERATION | | | | 4-1. | INTRODUCTION | . 4-1 | | | 4-2. | GENERAL POD OPERATION | | | | 4-3. | Processor Section | | | | 4-4. | UUT Interface Section | | | | 4-5. | Timing Section | | | | 4-6. | UUT Power Sensing | . 4-4 | | | 4-7. | DETAILED BLOCK DIAGRAM DESCRIPTION | | | | 4-8. | Processor Section | . 4-3 | #### **TABLE OF CONTENTS,** continued | SECTION | | TITLE | PAGE | |---------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------| | | 4-10.<br>4-11.<br>4-12. | UUT Interface Section - General UUT Interface Section - Data Lines UUT Interface Section - Address Lines UUT Interface Section - Status and Control Lines Timing Section | . 4-9<br>. 4-9<br>. 4-11 | | 5 | MAINTEN | IANCE | . 5-1 | | | 5-2. SI<br>5-3. R<br>5-4. TI<br>5-5.<br>5-6.<br>5-7.<br>5-8.<br>5-13. | NTRODUCTION ELF TEST EPAIR PRECAUTIONS ROUBLESHOOTING Introduction Pod Defective or Inoperative? Selecting a UUT for Pod Testing Troubleshooting a Defective Pod Troubleshooting an Inoperative Pod ISASSEMBLY | . 5-1<br>. 5-2<br>. 5-3<br>. 5-3<br>. 5-5<br>. 5-5<br>. 5-6 | | 6 | LIST OF | REPLACEABLE PARTS | . 6-1 | | | | NTRODUCTIONOW TO OBTAIN PARTS | | | 7 | SCHEMA | TIC DIAGRAMS | . 7-1 | | | 7-1. T. | ABLE OF CONTENTS | 7-1 | | | INDEX . | | . 7-6 | ### **List of Tables** | TABLE | TITLE | PAGE | |-------|-------------------------------------------------|------| | 1-1. | 6802 Interface Pod Specifications | 1-3 | | 3-1. | 6802 Signals | | | 3-2. | Status and Control Lines Bit Assignments | 3-3 | | 5-1. | Self Test Failure Codes | 5-2 | | 5-2. | Required Test Equipment for Pod Troubleshooting | | | 5-3. | 6802 Pod Memory and I/O Addresses | 5-11 | ### **List of Illustrations** | FIGURE | TITLE | PAGE | |--------|-----------------------------------------------|------| | 1-1. | Interface Pod with Troubleshooter and UUT | 1-2 | | 2-1. | Connection of Interface Pod to Troubleshooter | | | 2-2. | Connection of Interface Pod to UUT | 2-3 | | 3-1. | 6802 Pin Assignments | 3-3 | | 4-1. | General Block Diagram | | | 4-2. | Detailed Block Diagram | | | 4-3. | Handshaking Signals | 4-8 | | 4-4. | UUT ON Signal and Latch Times | | | 5-1. | Interface PCB, Non-Component Side | 5-4 | | 5-2. | Troubleshooting a Defective Pod | | | 5-3 | Troubleshooting an Inoperative Pod | 5-10 | ## Section 1 Introduction #### 1-1. PURPOSE OF INTERFACE POD The purpose of the 9000-6802 Interface Pod, hereafter referred to as the pod, is to interface any 9000 Series Micro System Troubleshooter to a piece of equipment employing a 6802, a 6808, or a 6802NS microprocessor. The 9000 Series Micro System Troubleshooters are designed to service printed circuit boards, instruments and systems employing bus-oriented microprocessors. While the architecture of the troubleshooter main frame is general in nature and is designed to accomodate processors with up to 32 address lines and 32 data lines, the interface pod adapts the general purpose arclitecture of the 9000 Series to a specific microprocessor, or microprocessor family. The interface pod adapts the 9000 Series to microprocessor-specific functions such as pin layout, status/control functions, interrupt handling, timing, size of memory space, and size of I/O space. #### 1-2. DESCRIPTION OF INTERFACE POD The pod consists of a pair of printed circuit board assemblies mounted within a small break-resistant case. A shielded 24-conductor cable connects the printed circuit boards to the troubleshooter; a ribbon cable and connector provide connection to the unit under test, hereafter referred to as the UUT. Figure 1-1 shows the relationship of the pod to the troubleshooter and to the UUT. Connection from the pod to the troubleshooter is via a front-mounted 25-pin connector. Connection to the UUT is made by plugging the ribbon cable plug directly into the microprocessor socket. The UUT microprocessor socket gives the troubleshooter direct access to all system components which normally communicate with the microprocessor. The pod contains a 6802 microprocessor and the supporting hardware and control software required to: - Perform handshaking with the troubleshooter - Receive and execute commands from the troubleshooter - Report UUT status to the troubleshooter - Emulate the UUT microprocessor The pod is powered by the troubleshooter, but is clocked by the UUT clock signals. Using the UUT clock signals allows the troubleshooter and pod to operate at the designed operating speed of the UUT. Logic level detection circuits are provided on each line to the UUT. These circuits allow detection of bus shorts, stuck-high or stuck-low conditions, and any bus drive conflict (two or more drivers attempting to drive the same bus line). Over-voltage protection circuits are also provided on each line to the UUT. These circuits guard against pod damage which could result from: - Incorrectly inserting the ribbon cable plug in the UUT microprocessor socket. - UUT faults which place potentially damaging voltages on the UUT microprocessor socket. The over-voltage protection circuits guard against voltages of +12 to -7 volts on any one pin. Multiple faults, especially of long duration, may cause pod damage. A power level sensing circuit constantly monitors the voltage level of the UUT power supply (+5V). If UUT power rises above or drops below an acceptable level, the pod notifies the troubleshooter of the power fail condition. A self test socket provided on the pod enables the troubleshooter to check pod operation. The self test socket is a 40-pin zero-insertion force type connector. The ribbon cable plug must be connected to the self test socket during self test operation. The ribbon cable plug should also be inserted into this socket when the pod is not in use to provide protection for the plug. #### 1-3. SPECIFICATIONS Specifications for the 9000A-6802 Interface Pod are listed in Table 1-1. Figure 1-1. Interface Pod with Troubleshooter and UUT Table 1-1. 6802 Interface Pod Specifications | Table 1-1. 0002 Interface 1 of opening the | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ELECTRICAL PERFORMANCE | | Power Dissipation | | Electrical Protection CLOCK INPUTS0.3 to +5.5 volts may be applied between vcc standby these ribbon cable plug pins and ground continuously as long as the pod is powered by the troubleshooter. | | OTHER SIGNALS7 to +12 volts may be applied between any other ribbon cable plug pin continuously as long as the pod is powered by the troubleshooter. | | MICROPROCESSOR SIGNALS | | Input Low Voltage 0V min., +0.8V max. | | Input High Voltage +2.0V min., +5.0V max. | | Output Low Voltage +0.4V max. with IoI = 1.6 mA | | Output High Voltage $+2.4$ V min. with loh = -250 $\mu$ A | | Tristate Output Leakage Current+20 μΑ | | High Level Input Current 20 $\mu$ A typ. with Vih = $+2.7$ V | | Low Level Input Current | | RE, RESET, HALT, MR, $\overline{\text{NMI}}$ 400 $\mu\text{A}$ max. with ViI = +0.4V | | ALL OTHER INPUT LINES20 $\mu$ A typ. with ViI = +0.4V | | TIMING CHARACTERISTICS | | Maximum Clock Frequency 2.0 MHz typ. | | Added Delays to 6802 Signals LOW-TO-HIGH TRANSITIONS 20 ns typ. | | HIGH-TO-LOW TRANSITIONS 24 ns typ. | | UUT POWER DETECTION | | Detection of Low Vcc Fault Vcc or Vcc Standby < +4.5V detected | | Detection of High Vcc Fault Vcc or Vcc Standby > +5.5V detected | | GENERAL | | Size | | Weight 0.68 kg (1.5 lbs) | | | Table 1-1. 6802 Interface Pod Specifications (cont) | Environment | | |--------------------|-----------------------------------------------------------------------------| | STORAGE | -40° to +70°C, RH $<$ 95% | | OPERATING | 0° to +25°C, RH < 95%<br>+25° to +40°C, RH < 75%<br>+40° to +50°C, RH < 45% | | Protection Class 3 | Relates solely to insulation or grounding properties defined in IEC 348. | ## Section 2 Installation #### 2-1. GENERAL Before a 9000 Series Micro System Troubleshooter can be used to perform any testing or fault isolation, it must be connected to the UUT. Connection is madehooting information. #### 2-2. MAKING CONNECTIONS Before making any connections to the UUT, take note of the following precautions: #### **WARNING** TO PREVENT POSSIBLE HAZARDS TO THE OPERATOR OR DAMAGE TO THE UUT, DISCONNECT ALL HIGH-VOLTAGE POWER SUPPLIES, THERMAL ELEMENTS, MOTORS, OR MECHANICAL ACTUATORS WHICH ARE CONTROLLED OR PROGRAMMED BY THE UUT MICROPROCESSOR BEFORE CONNECTING POD. - Be sure to install the ribbon cable plug correctly in the UUT microprocessor socket. - The self test socket is intended for use with the ribbon cable plug only. Do not insert any microprocessor removed from a UUT under test, or any other device into this socket. Connect the pod between the troubleshooter and the UUT as follows: - 1. Remove power from the UUT. Remove power from the troubleshooter. - 2. Using the round shielded cable, connect the pod to the troubleshooter connector shown in Figure 2-1. Secure the connector using the sliding collar. - 3. Apply power to the troubleshooter. - 4. Perform a self-test of the pod as described in Section 5 of this manual. - 5. With UUT power off, unplug the microprocessor from the UUT. - 6. On the pod, turn the self test socket thumbwheel to release the plug from the self test socket. - 7. Align the ribbon-cable with the microprocessor socket on the UUT so that the notched corner of the ribbon cable plug aligns with pin 1 of the socket. Insert the plug into the socket as shown in Figure 2-2. 8. Electrically reassemble the UUT. Use extender boards if necessary. #### **CAUTION** Ensure troubleshooter power is on before turning UUT power on in order to activate pod protection circuits. 9. Apply power to the troubleshooter and the UUT. #### 2-3. POWER CONNECTIONS The pod receives +5 volts, -5 volts, and +12 volts from the 9000 Series Micro System Troubleshooter. No external power connections are required. Figure 2-1. Connection of Interface Pod to Troubleshooter Figure 2-2. Connection of Interface Pod to UUT ## Section 3 Microprocessor Data #### 3-1. INTRODUCTION This section contains information which may be useful during operation of the troubleshooter. This information includes 6802 signal descriptions, explanations of status/control lines and address space assignment, the effects the pod may have on normal UUT operation, the pod capabilities and limitations, and pertinent pod characteristics. #### 3-2. 6802 SIGNALS For reference, Table 3-1 lists all of the 6802 signals and provides a brief description of each. Figure 3-1 shows the pin assignment of 6802 signals. ## 3-3. STATUS/CONTROL LINES AND ADDRESS SPACE ASSIGNMENTS 3-4. Introduction The 9000A Series Micro System Troubleshooters are designed to accommodate busoriented processors having up to 32 address lines, 32 data lines, 16 status lines, and 8 control lines. The pod provides an interface between the general architecture of the 9000 Series and the specific requirements of the 6802 microprocessor. As part of this interface task, the pod makes specific assignments between the microprocessor lines and the 9000 Series troubleshooter. These assignments include: - Bit number assignment of 6802 status lines - User-writeable control lines - Bit number assignment of control lines - Address space assignment - Pin assignments These assignments are described in the following paragraphs and are summarized for convenience on the pod decal. #### 3-5. Bit Assignment - Status Lines When a read status (READ @ STS) operation is performed, the troubleshooter displays the result in binary form, where a "1" indicates a logic high status line and a "0" indicates a logic low status line. To determine which characters of the display correspond to specific status lines, refer to Table 3-2. This table shows that each line is assigned a bit number. Bit number zero (HALT) appears at the far right of the display, while bit number 7 (PWR FAIL) appears at the far left side. Table 3-1. 6802 Signals | SIGNAL NAME | DESCRIPTION | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0 - A15 | The 16 address lines are designated A0 through A-15. | | D0 - D7 | The eight data lines are designated D0 through D7. | | HALT | The halt line is an input which, when made low, causes the 6802 to stop operation upon completion of the current instruction. In the halt mode, the BA line is high, VMA is low, and the address lines contain the address of the next instruction. | | ВА | The bus available line is made high by the 6802 when halted, by active Halt signal or a Wait instruction, to indicate that the address bus is available (but not in a tri-state condition). | | VMA | The valid memory address line is made high by the 6802 when a valid address is present on the address lines. | | R/W | The read/write line is made high by the 6802 when in a read mode, and low when in a write mode. The state of the read/write line is high (read) when in the normal standby mode and also when the 6802 is halted. | | ĪRQ | The interrupt request line is an input which, when made low, requests an interrupt to the 6802. If interrupts are enabled and the 6802 is not in the Halt state, the interrupt is acknowledged at the end of the instruction currently being executed. | | NMI | A low-going signal on the non-maskable interrupt line initiates a non-maskable interrupt routine within the 6802 upon completion of the current instruction. | | RESET | The reset line is an input which requires a low level for three clock cycles or longer. On the low-to-high transition, a restart sequence is begun which sets the program counter and disables the maskable interrupt. | | RE | The RAM enable line is an input which controls the on-board RAM. When the RAM enable line is made high, the on-board RAM is enabled to respond to 6802 operations. When the RAM enable line is made low, the on-board RAM is disabled. When the RAM enable line is not used, it is usually tied high or low, as required. | | EXTAL | The external clock/crystal input connects to an external clock source when an external clock is employed, or to one side of a crystal when the internal clock circuit of the 6802 is employed. | | XTAL | The crystal input connects to one side of a crystal when the internal clock circuit of the 6802 is employed. When using an external clock, the crystal input is tied low. | | Е | The enable output supplies a single-phase clock signal from the internal clock to the remainder of the system. | | MR | The memory ready input provides for controlling the stretching of the enable (E) output to accommodate slow memory or peripheral devices. This input is usually tied high when unused. | | VCC Standby | The VCC standby input accepts 5V dc to retain the first 32 bytes of internal RAM during power-up, power-down, and standby conditions. | Figure 3-1. 6802 Pin Assignments Table 3-2. Status and Control Lines Bit Assignments | STATUS LINES | | CONTROL LINES | | | |----------------------------------|----------|---------------|--------|--| | BIT NO. | SIGNAL | BIT NO. | SIGNAL | | | 7 | PWR FAIL | 7 | VMA | | | 6 | _ | 6 | _ | | | 5 | RE | 5 | _ | | | 4 | **RESET | 4 | R/W | | | 3 | ĪRQ | 3 | | | | 2 | NMI | 2 | _ | | | 1 | **MR | 1 | _ | | | 0 | **HALT | 0 | *BA | | | * User Writeable **Forcing Lines | | | | | For example, if the $\overline{HALT}$ (bit number 0) and PWR FAIL (bit number 7) lines are low, and all other status lines are high, the troubleshooter would read READ @ STS = 0011 1110 OK. Bit numbers 0 ( $\overline{HALT}$ ) and 7 (PWR FAIL) are zero to indicate a logic low, while other meaningful bits are ones to indicate logic high. Bit 6, which has no meaning as a 6802 status line, is always represented by zero in the troubleshooter display message. #### 3-6. User-Writeable Control Lines The 6802 has a control line which the troubleshooter can write to. This is the BA line. To write to the BA line, a write control function is used as described in the paragraphs that follow. Note that writing to a control line only sets the line to the high or low state for approximately 40 clock cycles; just long enough to verify that it can be driven. #### 3-7. Bit Assignment - Control Lines There are two troubleshooting functions which require the entry of binary digits to identify user-writable control lines. These functions are write control (WRITE @ CTL) and data toggle control (DTOG @ CTL). When performing or programming either of these two functions, the user is prompted for a binary number to identify the control line(s) to be written. Since the 6802 is equipped with only one user-writeable control line, BA, the binary number 1 or 0 is entered in response to the prompt. Entry of a 1 at bit number zero writes the BA line high, while entry of a 0 at bit number zero writes the BA line low. If any control line cannot be driven, the troubleshooter responds with the message CTRL ERR @ xxxxxxxx LOOP?, where x equals a binary 1 if that line cannot be driven. For example, if in the write control operation, the BA line cannot be driven, the troubleshooter displays the message CTRL ERR @ 00000001 LOOP?. The binary 1 indicates that the BA line cannot be driven. The troubleshooter message CTL ERR xxxxxxxx-LOOP? can also occur when performing a Bus Test, and various other troubleshooter operations. As in write control and data toggle control, x represents a binary number that identifies which lines can or cannot be driven. A binary 0 represents the ability to drive a line, while a binary 1 represents the inability to drive a line. Table 3-2 lists all control lines and their respective bit numbers. #### 3-8. Address Space Assignment The 6802 is capable of addressing up to 65,536 memory locations. The 9000 Series troubleshooter uses a consistent technique of addressing multiple memory locations. In order to access one of the memory locations, the user provides a hexadecimal address in the range of 0000 to FFFF. #### 3-9. FORCING AND INTERRUPT LINES Several troubleshooter messages are used to indicate errors and conditions associated with forcing lines and interrupts. Forcing lines are those lines which, when made active, force the microprocessor into some specific action. Forcing lines for the 6802 are $\overline{HALT}$ , MR, and $\overline{RESET}$ . Holding $\overline{HALT}$ or MR low could cause the pod to stop and timeout. Note that these three lines can be disabled during troubleshooter setup procedures. If the $\overline{RESET}$ line is pulled low, the pod reports such a condition to the troubleshooter, but pod operation is unaffected. #### NOTE During troubleshooter setup, disabling MR and $\overline{HALT}$ eliminates any effect they might have on troubleshooter/pod operation. Selecting the non-reporting (not trapping) of forcing lines or interrupts during setup eliminates the corresponding troubleshooter message, but still allows such conditions to affect troubleshooter/pod operation. Interrupt lines for the 6802 include $\overline{IRQ}$ and $\overline{NMI}$ . The $\overline{IRQ}$ input is software disabled; the $\overline{NMI}$ input is hardware disabled except during operation in the Run UUT mode. When disabled, the $\overline{NMI}$ input is routinely checked by the pod software, and reported to the troubleshooter if held low by the UUT. #### 3-10. LINES ENABLED DURING TROUBLESHOOTER SETUP During setup of the troubleshooter, the operator has the option of enabling or not enabling certain forcing lines as a means of preventing UUT faults from disabling the pod microprocessor. For the 6802 the HALT and MR lines may be enabled or disabled. Also during troubleshooter setup, the operator may elect to report (trap) or disregard active signals on the forcing lines. Reporting (trapping) active forcing lines halts troubleshooter operation in order to display the forcing line message. #### 3-11. OPERATION WITH UUTs WHICH USE INTERNAL 6802 RAM The 6802 contains 128 bytes of internal RAM located at addresses 0000 through 007F. The interface pod supports the use of this RAM, however, the user should be aware of the following operating characteristics. - 1. If a RAM Test is attempted on the internal RAM, the troubleshooter will indicate a $R/\overline{W}$ error on the display. This error indication is due to an attempt by the troubleshooter to perform a RAM test on the 6802 within the pod and not the 6802 normally installed on the UUT; and the 6802 in the pod does not require a RAM test. - 2. If the RE (RAM enable) line is low, indicating that the internal RAM is not to be used, a RAM Test at addresses 0000 through 007F will access UUT memory space in a normal manner. However, when operating in the Run UUT mode, the internal RAM of the 6802 pod is available for the UUT to access without any restriction. ### 3-12. OPERATION WITH UUTs WHICH USE VCC STANDBY The 6802 contains 32 bytes of internal RAM located at addresses 0000 through 001F. This RAM is powered by a separate power supply through the Vcc Standby input, pin 35. This supply also powers the RAM Enable (RE) logic. The interface pod supports this feature by connecting the Vcc Standby line directly out to the UUT. When operating the troubleshooter in the Run UUT mode, power to the UUT may be applied and removed in order to test the operation of this RAM. Since the processor in the pod is powered by the troubleshooter and not the UUT, it will remain operative when UUT power is removed, but the internal RAM from 0000 to 001F will properly emulate a 6802 and track the condition of the Vcc Standby line. #### 3-13. CLOCK OPERATIONS The 6802 microprocessor generates clock signal E from an external crystal/capacitor network connected between pins 38 and 39. If the internal clock generator is not used, a TTL-compatible clock at four times the desired system clock rate is typically applied to pin 39 of the 6802, while pin 38 is grounded. The interface pod supports both of these clock configurations and contains a crystal oscillator which rejects the added capacitance of the ribbon cable to the UUT. The output of this pod oscillator, which can also be driven directly by a TTL clock signal from the UUT, is fed directly to the 6802 contained within the pod. This allows a TTL clock source on the UUT to drive the 6802 within the pod. The pod depends on the integrity of this clock system for it to function properly. Should the pod appear inoperative when connected to the UUT, the troubleshooter will display POD TIMEOUT - ATTEMPTING RESET; the clock system should be checked first. Check the E output (pin 37) for a clean squarewave. If it is not, check the crystal inputs (Xtal, pin 38; and Extal, pin 39) for proper connections and verify that the E output is not shorted to ground. #### 3-14. MARGINAL UUT PROBLEMS #### 3-15. Introduction The pod is designed to approximate, as closely as possible, the actual characteristics of the microprocessor it replaces in the UUT. However, the pod does differ in some respects. In general, these differences tend to make problems due to marginal UUTs more visible. A UUT may operate marginally with the actual microprocessor installed, but tend to exhibit errors with the pod plugged in. The pod differences tend to make marginal UUT problems more obvious and easier to troubleshoot. Different UUT and pod operating conditions that may reveal problems are described in the paragraphs which follow. #### 3-16. UUT Operating Speed and Memory Access UUTs designed to operate at speeds which approach the time limits for memory access, may be operating marginally. Inherent delays present in the pod may result in the reporting of errors in memory, which is otherwise operating marginally. #### 3-17. UUT Noise Levels UUTs operate with a certain amount of noise, and as long as the noise level is low enough, normal operation is unaffected. Removing the UUT from its chassis or case may disturb the integrity of the shielding to the point where intolerable noise could exist. The pod may introduce additional noise. In general, marginal noise problems will actually be made worse (and easier to troubleshoot) through use of the pod and troubleshooter. #### 3-18. Bus Loading The pod loads the $\bar{U}UT$ slightly more than the UUT microprocessor. The pod also presents more capacitance than the microprocessor. These effects tend to make any bus drive problems more obvious. #### 3-19. POD DRIVE CAPABILITY As a driving source on the UUT bus, the pod provides equal to or better than normal 6802 current drive capability. All pod inputs and outputs are TTL compatible. #### 3-20. POWER FAILURE DETECTION LIMITS A power sensing circuit within the pod produces a power fail output to the troubleshooter whenever the +5 volt power supply or the Vcc standby line in the UUT drops below or increases above certain limits. The power failure detection limits are listed in the specifications table, Table 1-1. ## **Section 4 Theory of Operation** #### 4-1. INTRODUCTION This section contains two block diagram descriptions of the pod. The first is generalized; it describes the operating concept of the pod and the relationship of the pod to the troubleshooter and UUT. The second description covers pod operation in more detail. ### 4-2. GENERAL POD OPERATION The pod may be divided into the following three major areas: - **Processor Section** - **UUT** Interface Section - **Timing Section** #### 4-3. Processor Section The Processor Section, shown in Figure 4-1, is made up of a microprocessor, RAM, a ROM, and an I/O interface to the troubleshooter. These elements comprise a small computer system which receives troubleshooter commands and directs all pod operations during execution. All reset, non-maskable interupts, and other disrupting inputs are hardware disabled, or may be software disabled, to prevent UUT faults from disabling the pod microprocessor. The Processor Section has the capability of operating with the troubleshooter, or with the UUT, but not with both concurrently. The microprocessor spends most of its time monitoring the troubleshooter I/O interface for commands. During this time, the data and address buses of the Processor Section are isolated from the UUT Interface Section (although the pod sends signals to the UUT so that continuous read operations at the reset address appear to be taking place in order to refresh any dynamic RAM). #### 4-4. UUT Interface Section The UUT Interface Section, shown in Figure 4-1, include the following elements: - Data and address buffers - Protection circuits for signal lines - Logic level detection circuits for data, address, status and control lines The data and address buffers are enabled to connect the microprocessor to the UUT, or disabled to isolate the microprocessor from the UUT. Control of the buffers is maintained by the timing section. Figure 4-1. General Block Diagram Each line to the UUT contains a protection circuit. A protection circuit consists of a 100-ohm series-resistor and clipping diodes. This circuit prevents over voltage conditions from damaging pod components. Each line to the UUT contains a dectection circuit. A detection circuit consists of a latch connected to the UUT side of the 100-ohm protection resistor. The latch senses the level at the UUT side of the protection circuit, and at the conclusion of each UUT operation, stores the level of the UUT line. Each latch is then individually addressed and read by the Processor Section. Their contents are then compared with the desired results as a means of detecting UUT bus faults. #### 4-5. Timing Section The primary function of the timing section is to cause the microprocessor to work with either the Processor Section or the UUT Interface Section at a time pre-determined by the microprocessor itself. Causing the microprocessor to work with one section or the other allows it to receive commands from the troubleshooter and then implement them with the UUT. The Timing Section of the pod, shown in Figure 4-1, consists of an interval timer and an arrangement of timing circuits. The interval timer, preset by the microprocessor, determines the time at which the microprocessor switches from addressing the Processor Section (RAM, ROM and I/O) to addressing the UUT Interface Section (and UUT). This timing is critical, since any attempt by the microprocessor to address the Processor Section with addresses meant for the UUT, or vice versa, would result in improper operation. In their reset state, the timing circuits cause the microprocessor to operate as a part of the Processor Section, which includes an I/O port to the troubleshooter. When the troubleshooter issues a pod command which calls for a UUT read or write operation, the microprocessor sets the interval timer to a specific value. The value set on the interval timer corresponds to the time needed by the Processor Section to prepare for command execution prior to actually addressing the UUT. When the interval timer reaches timeout, the timing circuits produce an output to disable RAM, ROM, and I/O, and to enable the buffers of the UUT Interface Section. This action causes the microprocessor to control the UUT Interface Section instead of the Processor Section. At the same time, the microprocessor, having completed preparation for command execution, places a UUT address on the address bus, and UUT data on the data bus (if the command being executed is a write). After a fixed period of time, the timing circuits terminate the addressing of the UUT, and the microprocessor returns to controlling the RAM, ROM, and I/O elements of the Processor Section. The timing circuits also operate the latches within the logic level detection circuits to store the state of the UUT bus during the UUT bus transaction. When the Run UUT mode is commanded, the Timing Section causes the microprocessor to change from controlling the Processor Section to controlling the UUT Interface Section, but does not return control back to the Processor Section. In addition, the RESET, NMI, MR and HALT inputs are inputs are enabled in the Run UUT mode. The RUN UUT mode is terminated by a reset signal from the troubleshooter to the pod, which returns control back to the Processor Section. #### 4-6. UUT Power Sensing Figure 4-1 also shows a power sensing circuit which constantly monitors the UUT power supply. This circuit produces an output to the troubleshooter in the event UUT power drops below or rises above established limits. See Table 1-1. #### 4-7. DETAILED BLOCK DIAGRAM DESCRIPTION The block diagram description that follows covers each of the three pod sections identified in the previous general description of pod operation. A detailed block diagram of the pod is presented in Figure 4-2. #### 4-8. Processor Section Refer to Figure 4-2. The Processor Section of the pod is made up of the following components: - Microprocessor, U4 - ROM, U3 - RAM (128 X 8), U1 - I/O ports A and B, U1 - Address decoder, U7 - Status line buffers, U6, U9, U10 - Internal RAM Decoder, U13, and U14 The Processor Section monitors the handshake line, MAINSTAT, at I/O port B, waiting for troubleshooter commands. The microprocessor addresses I/O port B by means of address lines A0-A7 and address decoder, U7. The address decoder decodes address lines A12-A14 to produce the $\overline{CS2}$ signal which selects the RAM-I/O-Interval Timer U1. The troubleshooter places a low on the $\overline{MAINSTAT}$ line when a command is placed on lines POD0-7. The microprocessor responds by addressing I/O port A of U4 and reading each byte of the troubleshooter command. As each byte is received, the handshaking lines operate as shown in the upper portion of Figure 4-3 to insure that no data is lost. Each troubleshooter commands causes the microprocessor to execute a corresponding routine contained in ROM, U3. This routine, when executed, performs the troubleshooter command by first setting the interval timer (U1) and then performing all necessary internal operations in preparation for addressing the UUT. For example, if the troubleshooter command calls for a write to the UUT, the microprocessor must perform the steps necessary to assembly the UUT address, ready the data to be written, and perform housekeeping operations associated with the command. In addition, the routine directs the actual write and read functions of the UUT, transmits any response data back to the troubleshooter, and produces a fault byte which reflects the current condition of the pod and UUT. During the transmission of data and status back to the troublshooter, the handshake lines operate as shown in the lower portion of Figure 4-3. The handshake insures that no data is lost during the transmission process. The microprocessor has the capability of software-driving control line BA, as a means of verifying that it can be driven. Also, the microprocessor can control the enabling or disabling of status lines $\overline{HALT}$ and MR as a means of preventing stuck UUT status lines from interfering with pod operation. Both the drive signals for the control lines and the enable signals for the status lines are written by the microprocessor through I/O port B of U1. Figure 4-2. Detailed Block Diagram Figure 4-3. Handshake Signals The internal RAM decoder, U13 and U14, detects when internal RAM is being read. To properly emulate a 6802 microprocessor, a read on internal RAM must place the data read on the data lines to the UUT. When a read from internal RAM is detected by U13 and U14, the bidirectional data buffer, U1, is enabled to direct the read data out to the UUT. Reads from internal RAM are only enabled during operation of the troubleshooter in the Run UUT mode; the internal RAM decoder is disabled at all other times. #### 4-9. UUT Interface Section - General The UUT Interface Section includes the following components shown in Figure 4-2: - Bidirectional data buffer, U1 - Protection circuits, A1 A5 - Address buffer, U3 and U5 - Sensing latches, U2, U4, U6, U8 and U9 - Hold high circuit, U12 and associated components, to hold address lines at FFFF when the UUT is not accessed - Power source/sink U10 for protection circuits #### 4-10. UUT Interface Section - Data Lines The Data Buffer U1 is disabled by the timing circuits whenever the microprocessor is controlling the Processor Section. This disabling prevents data not meant for the UUT from reaching the UUT. Conversely, the data buffer is enabled by the timing circuits when the microprocessor is not controlling the Processor Section, such as, during a UUT read/write operation via data lines BD0-7. The direction of the data buffer is controlled by the Drive line, a function of the microprocessor $R/\overline{W}$ line. All data passing between the pod and the UUT is fed through a series of protection circuits; one circuit per line. Each protection circuit consists of a 100-ohm resistor in series with the line, and a pair of clipping diodes. The diodes clip the data line at zero and +5 volts. The data lines are also equipped with logic level detection circuits; one circuit per line. The detection circuits consist of a series of latches coupled to the UUT side of the respective protection circuits. A series resistor at the input of each latch provides overvoltage protection. The data lines are coupled to the inputs of latches U2 by lines LD0-7. The input to each latch is logic high if the line is driven high, and logic low if the line is driven low. The Latch signal from the Timing Section latches the data line logic levels, at the time shown in Figure 4-4, to store the logic levels representing the state of each data line. At the conclusion of a UUT write operation, latches U2 are addressed by the microprocessor. Address decoder U7 produces the address 1000 signal to place the contents of the latches on the data bus. The microprocessor compares the contents of the addressed latches with the intended write data. Any difference between the contents of the latches and the intended data is considered a data error. #### 4-11. UUT Interface Section - Address Lines In a manner similar to that described for the data lines, all UUT addresses are fed through a series of protection circuits equipped with resistors and clipping diodes. The diodes used to protect the address lines perform the additional function of holding the address lines at zero volts any time the UUT Interface Section is not controlled by the microprocessor. Address buffers U3 and U5 are enabled when the microprocessor is controlling the UUT Interface Section. Conversely, the address buffers are disabled to isolate the microprocessor from the UUT whenever the microprocessor is controlling the Processor Section. This isolation prevents the microprocessor from addressing the UUT when operating as part of the Processor Section. In addition, the address lines are held high by the diodes used in the protection circuits. This holding action is provided by the hold high circuit, made up of U12 and associated components. This circuit drives the +0.7-volt diode clipping voltage up to +3.4 volts whenever the UUT is not being addressed, creating a UUT address of FFFF. Maintaining the UUT at address FFFF prevents any inadvertent operation of the UUT and associated systems equipment. As described for the data lines, the address lines are equipped with logic level detection circuits; one circuit per line. The detection circuits consist of a series of latches coupled to the UUT side of the respective protection circuits. A series resistor at the input of each latch provides overvoltage protection. The address lines are coupled to the inputs of latches U4 and U6 by lines LA0-LA15. The input to each latch is logic high if the line is driven high, and logic low if the line is driven low. The Latch signal from the Timing Section latches the address line logic levels, at the time shown in Figure 4-4, to store the logic levels representing the state of each data line. At the conclusion of a UUT operation, latches U4 and U6 are separately addressed by the microprocessor. Address decoder U7 produces the address 4000 and 6000 signals to place the contents of the latches on the data bus, one byte at a time. The microprocessor compares the contents of the addressed latches with the actual address. Any difference between the contents of the latches and actual address is considered an address error. Figure 4-4. UUT ON Signal and Latch Times #### 4-12. Interface Section - Status and Control Lines The status and control lines are provided with protection circuits, logic level detection circuits and latches. These circuits operate in a manner similar to those provided with the data and address lines, and described in the previous paragraphs. #### 4-13. Timing Section The timing section consists of the interval timer contained in U1, and timing circuits made up of U2. As mentioned in the description of the Processor Section, the microprocessor executes the troubleshooter command by first setting the interval timer and then performing all necessary internal operations in preparation for addressing the UUT. The interval timer is set to a time equal to the amount of time required by the microprocessor to perform all necessary internal operations. At the time the interval timer is set, and until the timer times out, a high $\overline{IRQ}$ output from U1 holds the timing circuits in their reset state. When the timer times out, the $\overline{IRQ}$ output goes low to enable the timing circuits and produce the UUT On, $\overline{UUT}$ On, and the $\overline{SYNC}$ signals to enable the data and address buffers, and disable the address decoder and send a $\overline{SYNC}$ pulse back to the troubleshooter. Refer to Figure 4-4 for the timing of the UUT On signal. The UUT On signal also disables the hold high circuit, U12, releasing the address bus from the forced UUT address of FFFF. With the data and address buffers enabled, and the hold high circuit disabled, data and addresses placed on the buses by the microprocessor are directed to the UUT. The Processor Section is disabled at this point by the address decoder U7 which receives the UUT On signal generated by the timing circuits. With address decoder disabled, the ROM and RAM-I/O-Interval Timer are not selected. At the time of the next clock pulse, while the microprocessor is still addressing the UUT, the Latch signal is produced to enable input of each latch circuit. The latches store the condition of all UUT lines. At the end of the instruction cycle (except in the Run UUT mode), the timing circuits return to their reset state to disable the data and address buffers, and enable address decoder, U7. This action switches the microprocessor back to control the Processor Section instead of the UUT Interface Section. The latches store the UUT line logic levels. When addressed by the microprocessor, via address decoder U7, each latch places the condition of the associated UUT line on the data bus. The microprocessor compares the detected UUT line levels with the expected result and considers any difference to be an error. Any error conditions are indicated in the status byte sent to the troubleshooter at the conclusion of each command. When the Run UUT mode is commanded, and the interval timer produces the low $\overline{IRQ}$ signal, and the timing circuits produce the high UUT On signal as previously described for the non-Run UUT mode. However, the Run UUT command causes the timing circuits to be held in a state which maintains the UUT On signal and dedicates the microprocessor to the UUT. In this mode, the $\overline{RESET}$ , $\overline{NMI}$ , $\overline{HALT}$ , and $\overline{MR}$ inputs are enabled, allowing the UUT to utilize the pod microprocessor in place of the microprocessor removed to facilitate pod connection. The Run UUT mode continues until a $\overline{RESET}$ signal is received from the troubleshooter. The $\overline{RESET}$ signal causes the microprocessor to resume control of the Processor Section. ## Section 5 Maintenance #### 5-1. INTRODUCTION This section provides maintenance information for the pod, and includes self test information, repair precautions, disassembly procedures, and troubleshooting information. #### 5-2. SELF TEST The troubleshooter can perform a self test on any pod which is operational enough to communicate with the troubleshooter. Self test provides fault location to several areas of the pod by creating appropriate display messages on the troubleshooter. In order to perform self test, the Processor Section (6802 RAM, ROM, I/O, and buses) must be operational. Operation of the processor section is necessary in order for the pod to accept and execute self test commands issued by the troubleshooter. #### NOTE Self test does not examine the pod for all conceivable faults, and may indicate an okay pod when not completely operable. An alternative method of checking pod operability is exercising with a known-good UUT and troubleshooter, observing any reported "UUT failures". Performance of self test requires that the ribbon cable connector be inserted into the self test socket located on the pod. When the ribbon cable plug is inserted into the self test socket, the following electrical connections are made to facilitate testing (refer also to the schematic diagram contained in Section 7): - The high order address lines are connected back to the data lines through series resistors. This connection allows the high order address bits to become data during a test read operation. - A clock signal is applied to the clock input of the pod. This clock signal replaces the clock normally supplied by the UUT to operate the pod. - All forcing lines and interrupts are set to the active state. Setting these lines allows testing of the individual hardware or software buffering. - +5V dc is applied to pin 8 to simulate UUT power and check the power fail sensing circuit. - Ground is applied through the ribbon cable to pins 1 and 21 to notify the troubleshooter that the pod is in the self test configuration. To perform self test, proceed as follows: - 1. If not already connected, connect the interface pod to the troubleshooter as shown in Figure 2-1. Secure the connector using the sliding collar. - 2. Open the pins of the self test socket by operating the adjacent thumbwheel. Insert the ribbon cable plug into the socket and close the socket using the thumbwheel. - 3. Turn the troubleshooter on and press BUS TEST to initiate self test. - 4. If the troubleshooter and pod are operating normally, the troubleshooter display reads POD SELF-TEST 6802 OK. - 5. If the pod is defective, but not completely dead, the troubleshooter displays POD SELF-TEST 6802 FAIL xx, where xx represents the pod fault listed in Table 5-1. Refer to the troubleshooting procedures to further isolate the problem. - 6. If the pod is inoperative, the troubleshooter reads POD TIMEOUT ATTEMPTING RESET. This message indicates that the pod is not responding to commands issued by the troubleshooter. Refer to the troubleshooting procedures to isolate the problem. | CODE | POSSIBLE FAULT | | | |------|-----------------------------------------------------------------|--|--| | 00 | UUT power sensing circuit failure | | | | | 2. Control line(s) cannot be driven | | | | | 3. Address line(s) cannot be driven | | | | | 4. Wrong data read | | | | 01 | UUT power sensing circuit failure | | | | | 2. Control line(s) cannot be driven | | | | | 3. Address line(s) cannot be driven | | | | | 4. Data line(s) cannot be driven | | | | 02 | One or more control line not driveable | | | | 03 | Forcing or interrupt line buffer(s) or associated logic faulty. | | | Table 5-1. Self Test Failure Codes #### 5-3. REPAIR PRECAUTIONS #### **CAUTION** Static discharge can damage MOS components contained in the pod. To prevent this possibility, take the following precautions when troubleshooting and/or repairing the unit. - Never remove, install, or otherwise connect or disconnect PCB (printed circuit board) assemblies without disconnecting the pod from the troubleshooter. - Perform all repairs at a static-free work station. - Do not handle ICs or PCB assemblies by their connectors. - Attach static ground straps to repair personnel. - Use conductive foam to store replacement or removed ICs. - Remove all plastic, vinyl and styrofoam from the work area. - Use a grounded soldering iron. The soldering iron used in pod repair should have a rating of 25 watts or less to prevent overheating the PCB assembly. #### 5-4. TROUBLESHOOTING #### 5-5. Introduction Pod failure is usually identifiable from the troubleshooter display. Two types of messages which indicate pod failure are: - POD TIMEOUT -ATTEMPTING RESET; when this message is displayed, the pod does not respond to troubleshooter commands or reset pulses. This message may be due to stuck forcing lines not disabled during troubleshooter setup procedures described in the Operator Manual. - Any recurring UUT test-failure or error message when testing a known-good UUT indicates pod failure. Since the UUT is known to be good, errors attributed to the UUT by the troubleshooter are actually pod errors. Troubleshooting the pod is similiar to troubleshooting any other microprocessor-based UUT, and requires the equipment listed in Table 5-2. The troubleshooting information presented in the following paragraphs does not provide step-by-step fault isolation procedures, but provides a troubleshooting guide for use while employing normal fault isolation techniques. Figure 5-1 shows the non-component side of the interface PCB with component outlines and identification superimposed. Refer to this figure to locate various electrical points on the interface PCB during troubleshooting procedures. The troubleshooting information should be used in conjunction with the schematic diagrams contained in Section 7 and the Theory of Operation presented in Section 4. The troubleshooting guidelines presented in the following paragraphs are intended to assist in the isolation of faults within the pod. If attempted troubleshooting fails to reveal the pod fault, return of the pod to the nearest Fluke Service Center is recommended. Refer to the troubleshooter Service Manual for a list of Fluke Service Centers. Table 5-2. Required Test Equipment for Pod Troubleshooting | EQUIPMENT TYPE | REQUIRED TYPE | |-----------------------------|-----------------------------| | Micro System Troubleshooter | Fluke 9000 Series | | Interface Pod | Fluke 9000A-6802 | | Digital Multimeter | Fluke 8020 | | Oscilloscope | Tektronix 485 or equivalent | | | | Figure 5-1. Interface PCB, Non-Component Side #### 5-6. Pod Defective or Inoperative? Before attempting to repair a faulty pod, the level of failure should be determined. A faulty pod can be catagorized as either defective or inoperative, depending upon the result of the self test. If the result of a self test produces a troubleshooter display of POD SELF-TEST 6802 FAIL xx, the pod is considered to be defective but not inoperative. Troubleshoot a defective pod as described under the heading Troubleshooting a Defective Pod. Select a suitable UUT as described under the heading Selecting a UUT for Pod Testing. #### NOTE It is possible for a pod to produce a self test message of POD SELF-TEST 6802 OK and still be faulty. Such a pod causes the display of test-failure or error messages on the troubleshooter when used to test a known-good UUT. In this case, errors attributed to the UUT are actually pod errors. If the result of a self test, or any other troubleshooter operation, produces a troubleshooter display of POD TIMEOUT -ATTEMPTING RESET, the pod is considered to be inoperative. Troubleshoot an inoperative pod as described under the heading Troubleshooting and Inoperative Pod. Select a suitable UUT as described under the heading Selecting a UUT for Pod Testing. #### NOTE The POD TIMEOUT -ATTEMPTING RESET message can also result from stuck UUT forcing lines which can disable the pod. Forcing lines should be disabled during troubleshooter setup procedures as described in the Operator Manual. #### 5-7. Selecting a UUT for Pod Testing In order to troubleshoot a pod, a known-good UUT must be connected to the pod via the ribbon cable and connector. The UUT may be any device which normally employs a 6802 microprocessor and to which power can easily be applied. The UUT is needed to provide the following functions during pod testing: - RAM and ROM for performing read/write operations - +5V dc UUT power to check the UUT power sensing circuit Instead of connection to a known-good UUT, the ribbon cable connector may be connected to the self test socket on the pod. The self test socket provides a 6802 compatible clock signal, +5V dc, and also simulates ROM by connecting the high order address lines back to the data lines (refer to the schematic diagram for details). However, insertion of the ribbon cable connector directly into the self test socket places pins 1 and 21 at ground. The pod senses the ground at pins 1 and 21 and notifies the troubleshooter of the self test connection. As a result, the troubleshooter inhibits normal operation and allows performance of only self test. During pod troubleshooting procedures, normal troubleshooter operation must be allowed. Consequently, the pod must be prevented from sensing the ribbon cable connector in the self test socket. To prevent the pod from sensing the self test connection, pins 1 and 21 of the connector must be effectively removed. To effectively remove pins 1 and 21 of the connector, obtain one of the two replacement ribbon cable connectors "socket savers" supplied with the pod, and modify as follows: - 1. Carefully separate the connector body halves using a small screwdriver. - 2. Remove pins 1 and 21 from the connector and reassemble the body. - 3. Insert the modified replacement connector into the self test socket. - 4. Insert the ribbon cable connector into the modified replacement connector. In addition to modifying the ribbon cable connector, be sure to disable all forcing line and interrupt inputs, and set all forcing line and interrupt traps to NO during Setup Editing as described in the Operator Manual. Disabling these inputs and messages is necessary when utilizing the self test socket since all lines are wired to the active state. #### 5-8. Troubleshooting a Defective Pod #### NOTE The following paragraphs reference three distinct areas of the pod identified as the Processor Section, the UUT Interface Section, and the Timing Circuits. The components which make up these sections are identified in the Theory of Operation, presented in Section 4. A pod is considered defective when the performance of self test produces a troubleshooter display of POD SELF TEST 6802 FAIL xx, where xx represents the pod fault listed in Table 5-1. The fact that a self test can be performed indicates operation of the Processor Section, since operation of the Processor Section is necessary for troubleshooter/pod communication. With the Processor Section proven to be good, the UUT Interface Section of the Timing Circuits contain the fault. Prepare to troubleshoot the defective pod as follows: - 1. Disassemble the pod by removing the PCB assemblies from the case, and the shield from the PCB assemblies. (Refer to disassembly information under the heading Disassembly.) It is not necessary to separate the PCB assemblies at this point. - 2. Connect the pod to the troubleshooter, and the ribbon cable connector to the UUT, or the self test socket as shown in Figure 5-2. Note that the troubleshooter is connected to the defective pod by means of the shielded cable, and not by means of a second pod to the microprocessor socket. Also, Figure 5-2 shows the self test socket as the UUT, although any suitable UUT may be used. (Refer to Selecting a UUT for Pod Testing.) #### NOTE All references to data and addresses in the following troubleshooting guide are in hexadecimal notation. Unless otherwise noted, all troubleshooter probe operations are performed in the synchronized mode. #### NOTE When troubleshooting a pod, perform looping tests of the most simple type (such as reads and writes as opposed to ROM and RAM tests) that show a fault symptom. A synchronized probe can then be used to trace a fault once such a looping test has it isolated. Figure 5-2. Troubleshooting a Defective Pod #### 5-9. SELF TEST CODE 00 If self test produces a troubleshooter display of POD SELF-TEST FAIL 6802 FAIL 00, a UUT read operation has failed and one or more of the following problems is indicated: - UUT power sensing circuit failure - Control line(s) cannot be driven - Address line(s) cannot be driven - Wrong data read To further isolate the trouble, prodeed as follows: - 1. Check operation of the UUT power sensing circuit by verifying the +5 volt UUT supply at the ribbon cable connector and zero volts on the Power Fail line. Check the Power Fail line at the PCB-to-PCB connector, and if necessary, at the shielded cable connector. - 2. Perform a read operation. Use address 0FF0 if using the self test socket as the UUT. (The self test socket sends the upper address byte to the data lines. During self test, read operations at 0FF0 and F00F take place.) Use any address containing known data if using some other UUT. - a. If the troubleshooter indicates a control line error, examine the entire troubleshooter display to determine the stuck control line(s). While looping on the error, use the probe or a scope to locate the point of control line failure. - b. If the troubleshooter indicates an address line error, note the failed address line(s) indicated on the troubleshooter display. While looping on the error, use the probe or a scope to locate the point of address line failure. - c. If the data read, indicated on the troubleshooter display, is not 0F when using the self test socket, or is not identical to the known data of the UUT used for this test, a data line or address line failure is indicated. Determine the failed line(s) from the display and locate the point of failure using the synchronized probe or a scope while performing a looping read operation. - 3. Repeat steps 2b and 2c at different addresses and for different data in order to toggle each of the address and data lines. - 4. Check for operation of the interval timer and timing circuits by observing pin 25 (IRQ) of U1 for a low-going output each time a read operation is executed. If the IRQ signal is present, check for a SYNC signal at pin 10 of the shielded cable connector, and for a UUT On signal at the PCB-to-PCB connector. The absence of these signals allows the pod to communicate with the troubleshooter, but prevents the latches from detecting addresses, data, and control signals sent to the UUT (or self test socket). Failure of these signals may also prevent data read from the UUT from reaching the pod microprocessor. #### 5-10. SELF TEST CODE 01 If self test produces a troubleshooter display of POD SELF-TEST 6802 FAIL 01, one or more of the following failures is indicated: - UUT power sensing circuit failure - Control line(s) cannot be driven - Address line(s) cannot be driven - Data line(s) cannot be driven To further isolate the trouble, proceed as follows: - 1. Check operation of the UUT power sensing circuit by verifying the +5 volt UUT supply at the ribbon cable connector and zero volts on the Power Fail line. Check the Power Fail line at the PCB-to-PCB connector, and if necessary, at the shielded cable connector. - 2. Perform a write operation; use 0FF0 for the address and 0F for the data. - a. If the troubleshooter indicates a control line error, examine the entire troubleshooter display to determine the stuck control line(s). While looping on the error, use the probe or a scope to locate the point of control line failure. - b. If the troubleshooter indicates an address line error, note the failed address line(s) indicated on the troubleshooter display. While looping on the error, use the probe or a scope to locate the point of address line failure. - c. If the troubleshooter indicates a data line error, note the failed line(s) indicated on the troubleshooter display. While looping on the error, use the probe or a scope to locate the point of failure. - 3. Repeat steps 2b and 2c using F00F for the address and F0 for the data to check address and data lines in the opposite state. - 4. Check for operation of the interval timer and timing circuits by observing pin 25 $(\overline{IRQ})$ of U1 for a low-going output each time a write operation is executed. If the $\overline{IRQ}$ signal is present, check for a $\overline{SYNC}$ signal at pin 10 of the shielded cable connector, and for a UUT ON signal at the PCB-to-PCB connector. The absence of these signals allows the pod to communicate with the troubleshooter, but prevents the latches from detecting addresses, data, and control signals sent to the UUT (or self test socket). Failure of these signals may also prevent write data from reaching the UUT. #### 5-11. SELF TEST CODE 02 If self test produces a troubleshooter display of POD SELF-TEST 6802 FAIL 02, failure of one or more of the control lines is indicated. To check each of the control lines, use the troubleshooter to perform a BUS TEST. Refer to the heading Bit Assignment - Control Lines, located in Section 3, for interpretation of the troubleshooter message. #### 5-12. SELF TEST CODE 03 If self test produces a troubleshooter display of POD SELF-TEST 6802 FAIL 03, failure of one or more status line buffers is indicated. Each of the status (forcing) lines, which have the ability to interrupt or otherwise interfere with microprocessor operation, are selectively buffered from the microprocessor. Buffering of the HALT and MR lines is accomplished by means of gates which are enabled or inhibited by port B outputs of the RAM-I/O-Interval Timer. #### 5-13. Troubleshooting an Inoperative Pod #### NOTE The following paragraphs reference three distinct areas of the pod identified as the Processor Section, the UUT Interface Section, and the Timing Circuits. the components which make up these sections are identified in the Theory of Operation, presented in Section 4. A pod is considered inoperative when the performance of self test, or any other troubleshooter operation, produces a troubleshooter message of POD TIMEOUT - ATTEMPTING RESET. This troubleshooter message results from a lack of response by the pod to troubleshooter commands. Since it is the function of the Processor Section to respond to troubleshooter commands, lack of response indicates failure of the Processor Section. With reference to Figure 5-3, prepare to troubleshoot the inoperative pod as follows: - 1. Disassemble the pod. Refer to Disassembly. - 2. Remove the microprocessor from its socket. - 3. Connect the pod under test to +5 volt and -5 volt power supplies. Apply power to the PCB connector normally coupled via the shielded cable to the troubleshooter; use pins 2 and 15 for +5 volts, pin 21 for -5 volts, and pin 25 for ground. - 4. Connect a 9000 Series Troubleshooter to a second pod. Apply power to the troubleshooter, then connect the second pod ribbon cable to the microprocessor socket of the pod under test. Figure 5-3. Troubleshooting an Inoperative Pod #### **CAUTION** Do not apply or remove any power with ribbon cable connected between second pod and inoperative pod. #### NOTE All references to data and addresses in the following troubleshooting guide are in hexadecimal notation. With reference to the Theory of Operation contained in Section 4 and the schematic diagram contained in Section 7, troubleshoot an inoperative pod using the following steps as a guide: - 1. Reset the pod by momentarily shorting pins 22 and 23 of the shielded cable connector located on the upper PCB assembly. - 2. Perform a Bus Test. - 3. Perform a RAM Short and RAM Long Test. The RAM addresses are listed in Table 5-3. - 4. Perform a ROM Test. The ROM addresses are listed in Table 5-3. | Table 5-3. 680 | 2 Pod Memory | and I/O | Addresses | |----------------|--------------|---------|-----------| |----------------|--------------|---------|-----------| | ADDRESSABLE DEVIDE | ADDRESS (HEX) | |-----------------------------------------------------------------------------------------------------------|------------------------------| | RAM | 0000 - 007F | | ROM | F800 - FBFF | | I/O - Port A Direction Register - Port A Data Register - Port B Direction Register - Port B Data Register | 0081<br>0080<br>0083<br>0082 | | Interval Timer — Divide by 1 | 009C | | Interval Timer Disable | 0094 | - 5. Check the output operation of I/O port A (contained in U1) as follows: - a. Perform a write operation to the port A direction register to set all lines of I/O port A (PA0-PA7) as outputs. The write address is 0081; write data is FF. - b. Perform a write operation to the port A data register to set all bits high. The write address is 0080; write data is FF. - c. Check the port A lines (PA0-PA7) with the probe or scope for all logic high levels. - d. Repeat step b with 00 as the write data. - e. Repeat step c, checking for all logic low levels. - 6. Check the input operation of I/O port A (contained in U1) as follows: - a. Perform a write operation to the port A direction register to set all lines of I/O port A (PA0-PA7) as inputs. The write address is 0081; write data is 00. - b. Perform a read operation at the port A data register, address 0080, while sequentially applying the probe (with high pulses selected) to each of the port A input pins (pins 8-15 of U1) and observing the troubleshooter display. The troubleshooter should indicate each high input of port A. - 7. Check the output operation of port B (PB0-PB7) by repeating step 5 and using address 0083 for the port B direction register, and address 1082 for the port B data register. - 8. Check the input operation of port B, line PB7 (MAINSTAT) by repeating step 6. Use address 0083 for the port B direction register and write data 00 to set line PB7 as an input. Perform the looping read at address 0082 and apply +5 volts to U1, pin 16. - 9. Check operation of the interval timer (contained in U1) by performing a write operation at address 009C; write data = 0F. Verify that the IRQ output of U1 goes low in response to the write operation. - 10. Check for the occurence of the UUT On signal (produced by the timing circuits as a result of the low IRQ signal) at the PCB-to-PCB connector. - 11. Check for the occurrence of the $\overline{SYNC}$ signal at pin 10 of the shielded cable connector. - 12. Check the address decoder by performing read operations at addresses 0000, 1000, 3000, 4000, 5000, 6000, and 7000. Verify that the respective decoder output goes low when addressed. - 13. If repairs have been made to the inoperative pod as a result of the preceeding checks, attempt self test. If self test operates, but the pod fails, refer to Troubleshooting a Defective Pod. The troubleshooting guidelines presented in the preceeding paragraphs are intended to assist in the isolation of faults within the pod. If attempted troubleshooting fails to reveal the pod fault, return of the pod to the nearest Fluke Service Center is recommended. Refer to the troubleshooter Service Manual for a list of Fluke Service Centers. #### 5-14. DISASSEMBLY To gain access to the two PCB assemblies within the pod, proceed as follows: - 1. Remove the ribbon cable plug from the self test socket. - 2. Remove the four phillips screws holding the pod case halves together and carefully open the case. - 3. With the PCB assemblies removed from the case halves, remove the screw which retains the shield. Remove the shield. #### NOTE To troubleshoot the pod, it may not be necessary to separate the two PCB assemblies except to replace components. Figure 5-1 shows the location of each component on the lower PCB assembly relative to the accessible non-component side of the board. 4. If it is not necessary to separate the two PCB assemblies, temporarily replace the shield retaining screw; otherwise, remove the second screw from its standoff and carefully pull the boards apart at the connector. ## Section 6 List of Replaceable Parts #### 6-1. INTRODUCTION This section contains an illustrated parts breakdown of the instrument. Components are listed alphanumerically by assembly. Parts lists include the following information: - 1. Reference Designation. - 2. Description of Each Part. - 3. Fluke Stock Number. - 4. Federal Supply Code for Manufacturers. (See the 9000 Series Troubleshooter Service Manual for Code-to-Name list). - 5. Manufacturer's Part Number. - 6. Total Quantity of Components Per Assembly. - 7. Recommended quantity: This entry indicates the recommended number of spare parts necessary to support one to five instruments for a period of 2 years. This list presumes an availability of common electronic parts at the maintenance site. For maintenance for 1 year or more at an isolated site, it is recommended that at least one of each assembly in the instrument be stocked. #### 6-2. HOW TO OBTAIN PARTS Components may be ordered directly from the manufacturer by using the manufacturer's part number, or from the John Fluke Mfg. Co., Inc. or an authorized representative by using the Fluke Stock Number. In the event the part ordered has been replaced by a new or improved part, the replacement will be accompanied by an explanatory note and installation instructions if necessary. To ensure prompt and efficient handling of your order, include the following information. - 1. Quantity. - 2. Fluke Stock Number. - 3. Description. - 4. Reference Designation. - 5. Printed Circuit Board Part Number and Revision Letter. - 6. Instrument Model and Serial Number. A Recommended Spare Parts Kit for your basic instrument is available from the factory. This kit contains those items listed in the REC QTY column for the parts lists in the quantities recommended. Parts price information is available from the John Fluke Mfg. Co., Inc. or its representative. Prices are also available in a Fluke Replacement Parts Catalog, which is available upon request. #### CAUTION Indicated devices are subject to damage by static discharge. #### 6-3. MANUAL CHANGE AND BACKDATING INFORMATION Table 6-4 contains information necessary to backdate the manual to conform with earlier pcb configurations. To identify the configuration of the pcbs used in your instrument, refer to the revision letter on the component side of each pcb assembly. As changes and improvements are made to the instrument, they are identified by incrementing the revision letter marked on the affected pcb assembly. These changes are documented on a supplemental change/errata sheet which, when applicable, is inserted at the front of the manual. To backdate this manual to conform with an earlier assembly revision level, perform the changes indicated in Table 6-4. There are no backdating changes at this printing. All pcb assemblies are documented at their original revision level. | 9000A-6802 POD FINAL ASSEMBLY<br>FIGURE 6-1 (9000A-6802-T&B, 5001)<br>PROCESSOR PCB ASSEMBLY<br>INTERFACE PCB ASSEMBLY | 6112262 | • | | | | | |------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 6112262 | | | | | | | INTERFACE PCB ASSEMBLY | 042303 | 89536 | 642363 | 1 | | | | | 642397 | 89536 | 642397 | 1 | | | | SCREW, PHP, 4-40 X 1/4 | 185918 | 89536 | 185918 | 2 | | | | SCREW, PHP, 4-40 X 1/2 | 152132 | 89536 | 152132 | 4 | | | | ACCUATOR KNOB | 582916 | 89536 | 582916 | 1 | | | | DECAL, POD | | | | 1 | | | | DECAL, SPECIFICATION | 647305 | 89536 | 647305 | 1 | | | | LABEL, STATIC CAUTION | 605808 | 89536 | 605808 | 1 | | | | LABEL, UUT CAUTION | 634030 | 89536 | 634030 | 1 | | | | | 57 957 3 | 89536 | 57 957 3 | 1 | | | | | | | | 1 | | | | SHIELD | 586479 | 89536 | 586 47 9 | 1 | | | | 9000A POD ACCESSORIES (NOT SHOWN) CABLE, UT LABEL, UT CAUTION PLASTIC BAG, ACCESSORY SOCKET, DIP 40-PIN | 613885 | 89536 | 613885 | 1<br>1<br>1<br>1<br>2 | | | | INSTRUCTION MANUAL, 9000A-6802 | 649392 | 89536 | 649392 | | | | | E-PROM | | | | 1 | | | | CABLE ASSEMBLY, POD | | | | 1 | | | | CABLE ASSEMBLY, UUT | | | | 1 | | | | RECOMMENDED SPARE PARTS KIT (9000A-6802) | 653469 | 89536 | 653469 | AR | | | | | ACCUATOR KNOB DECAL, POD DECAL, SPECIFICATION LABEL, STATIC CAUTION LABEL, UUT CAUTION SHELL, BOTTOM SHELL, TOP SHIELD 9000A POD ACCESSORIES (NOT SHOWN) CABLE, UTT LABEL, UUT CAUTION PLASTIC BAG, ACCESSORY SOCKET, DIP 40-PIN INSTRUCTION MANUAL, 9000A-6802 E-PROM CABLE ASSEMBLY, POD CABLE ASSEMBLY, UUT | ACCUATOR KNOB 582916 DECAL, POD 647297 DECAL, SPECIFICATION 647305 LABEL, STATIC CAUTION 634030 SHELL, BOTTOM 579573 SHELL, TOP 579565 SHIELD 586479 9000A POD ACCESSORIES (NOT SHOWN) 613885 CABLE, UTT LABEL, UUT CAUTION PLASTIC BAG, ACCESSORY SOCKET, DIP 40-PIN INSTRUCTION MANUAL, 9000A-6802 649392 E-PROM 649103 CABLE ASSEMBLY, POD 581827 CABLE ASSEMBLY, UUT 585141 | ACCUATOR KNOB DECAL, POD DECAL, POD DECAL, SPECIFICATION 647297 89536 647297 89536 647297 89536 647305 89536 LABEL, STATIC CAUTION CABEL, UUT CAUTION SHELL, BOTTOM ST9573 SHELL, TOP ST9565 SHIELD 9000A POD ACCESSORIES (NOT SHOWN) CABLE, UTT LABEL, UUT CAUTION PLASTIC BAG, ACCESSORY SOCKET, DIP 40-PIN INSTRUCTION MANUAL, 9000A-6802 E-PROM CABLE ASSEMBLY, POD CABLE ASSEMBLY, UUT 649392 89536 649103 89536 CABLE ASSEMBLY, UUT 585141 89536 | ACCUATOR KNOB DECAL, POD DECAL, POD DECAL, SPECIFICATION 647297 89536 647297 89536 647297 89536 647297 647305 LABEL, STATIC CAUTION 605808 89536 605808 LABEL, UUT CAUTION 579573 SHELL, BOTTOM 579573 SHELL, TOP 579565 SHIELD 586479 9000A POD ACCESSORIES (NOT SHOWN) CABLE, UTT LABEL, UUT CAUTION PLASTIC BAG, ACCESSORY SOCKET, DIP 40-PIN INSTRUCTION MANUAL, 9000A-6802 E-PROM CABLE ASSEMBLY, POD 581827 649103 649103 6585141 | ACCUATOR KNOB ACCUATOR KNOB DECAL, POD G47297 B9536 647297 1 DECAL, SPECIFICATION 647305 89536 647297 1 LABEL, STATIC CAUTION 605808 89536 605808 1 LABEL, UUT CAUTION 634030 89536 634030 1 SHELL, BOTTOM 579573 SHELL, TOP 579565 SHIELD 586479 9000A POD ACCESSORIES (NOT SHOWN) CABLE, UTT LABEL, UUT CAUTION PLASTIC BAG, ACCESSORY SOCKET, DIP 40-PIN INSTRUCTION MANUAL, 9000A-6802 E-PROM CABLE ASSEMBLY, POD 581827 649392 89536 585141 1 CABLE ASSEMBLY, UUT 585141 89536 586536 1 647297 1 647305 1 647305 1 647305 1 647305 647305 1 647305 1 647305 647305 1 647305 1 647305 647305 1 647305 647305 1 647305 647305 1 647305 647305 1 647306 647306 647306 647306 647306 647306 647306 647306 647307 647307 647308 647307 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 647308 644708 644708 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 644908 | ACCUATOR KNOB ACCUATOR KNOB DECAL, POD G47297 89536 647297 1 DECAL, SPECIFICATION 647305 89536 647297 1 LABEL, STATIC CAUTION 605808 89536 647305 1 LABEL, UUT CAUTION 605808 89536 605808 1 LABEL, BOTTOM 579573 89536 579573 1 SHELL, TOP 579565 586479 9000A POD ACCESSORIES (NOT SHOWN) CABLE, UTT LABEL, UUT CAUTION PLASTIC BAG, ACCESSORY SOCKET, DIP 40-PIN 1 INSTRUCTION MANUAL, 9000A-6802 E-PROM 649103 89536 649392 89536 649392 E-PROM 649103 89536 649103 1 CABLE ASSEMBLY, POD 581827 89536 585141 1 1 1 1 1 1 1 1 1 1 1 1 | Figure 6-1. 9000A-6802 Final Assembly Table 6-2. A21 Processor PCB Assembly | REF<br>Des | DESCRIPTION | FLUKE<br>STOCK<br>No. | MFG<br>SPLY<br>CODE | MFG PART NO. | TOT<br>QTY | REC<br>QTY | |---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------|----------------------------------------------------------------|-------------------------|------------------| | A21Ø | PROCESSOR PCB ASSEMBLY<br>FIGURE 6-2 (9000A-6802-4071) | 632363 | 89536 | 632363 | REF | - | | C1<br>C2-C11 | CAP, CER, 22 pF +/-5%, 100V<br>CAP, CER, 0.22 uF +/-20%, 50V | 448449<br>519157 | - | 2222-638-10229<br>RPE111Z5U224M50V | 1<br>10 | | | J1<br>J2<br>MP1<br>P1<br>R1 | CONNECTOR, RIGHT ANGLE CONNECTOR, 40-PIN SPACER, STANDOFF CONNECTOR, AMP PIN RES, DEP. CAR, 1 +/-5%, 1/4W | 512590<br>585133<br>602284<br>649681<br>357665 | 89536<br>89536<br>00779 | 3-87022-2 | 1<br>1<br>2<br>60<br>1 | | | R2<br>R3<br>R4<br>R5<br>R6 | RES, COMP, 4.7K +/-5%, 1/4W<br>RES, COMP, 4.7K +/-5%, 1/4W<br>RES, COMP, 4.7K +/-5%, 1/4W<br>RES, COMP, 4.7K +/-5%, 1/4W<br>RES, DEP. CAR, 2.2K +/-5%, 1/4W | | 01121<br>01121<br>01121 | CB4725<br>CB4725 | 4<br>REF<br>REF<br>REF | | | U1<br>U2<br>U4⊗<br>U5⊗<br>U6 | IC, RAM, I/O, TIMER ARRAY IC, TTL, DUAL J-K FLIP/FLOP IC, NMOS, 8BIT MICROPROCESSOR IC, TTL, C-MOS, 6800 CLOCK GENERATOR IC, TTL, QUAD 2-INPUT NAND GATE | 536417<br>414029 | 01295<br>04713<br>04713 | SN74LS112N | 1<br>1<br>1<br>1 | 1<br>1<br>1<br>1 | | U7<br>U8<br>U9<br>U10<br>U11 | IC, TTL, QUAD BUS BUFFERS IC, TTL, POS NAND GATES, HEX INVERTERS IC, TTL, QUAD, 2-INPUT POS AND GATE IC, TTL, QUAD, 2-INPUT POS OR GATE IC, TTL, QUAD, 2-INPUT POS OR GATE | 472746<br>393058<br>393066<br>393108<br>393108 | 01295<br>01295<br>01295 | SN74LS125N<br>SN74LS04N<br>SN74LS08N<br>SN74LS32N<br>SN74LS32N | 1<br>1<br>1<br>2<br>REF | 1<br>1<br>1 | | U12<br>U13<br>U14<br>XU1<br>XU3 | RESISTOR NETWORK, 2K IC, TTL, POS NAND GATES INV W/TP OUTPUTS IC, TTL, QUAD, 2-INPUT, NOR GATE SOCKET, IC, 40-PIN SOCKET, IC, 24-PIN | 574905<br>404889<br>393090<br>429282<br>376236 | 01295<br>01295<br>09922 | SN74LS27N | 1<br>1<br>1<br>2 | 1<br>1<br>1 | | XU4<br>Z1<br>Z2 | SOCKET, IC, 40-PIN RESISTOR NETWORK RESISTOR NETWORK | 429282<br>484063<br>412916 | 89536 | 484063 | REF<br>1<br>1 | 1<br>1 | Figure 6-2. A21 Processor PCB Assembly Table 6-3. A22 Interface PCB Assembly | | Table 6-3. A22 Interface PCB Assembly | | | | | | | | | | |----------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------|----------------------------|------------|------------|------------------|--|--|--| | REF<br>DES | DESCRIPTION | FLUKE<br>Stock<br>No. | MFG<br>SPLY<br>CODE | MFG PART NO. | TOT<br>QTY | REC<br>QTY | N<br>O<br>T<br>E | | | | | A22 <b>②</b> | INTERFACE PCB ASSEMBLY<br>FIGURE 6-3 (9000A-6802-4072) | 642397 | 89536 | 642397 | REF | | | | | | | A1<br>A2 | HYBRID, 700< CIRCUIT<br>HYBRID CIRCUIT | 582189<br>582247 | 89536<br>89536 | | 1<br>4 | 1 | | | | | | A3 | HYBRID CIRCUIT | 582247 | 89536 | 582247 | REF | | | | | | | A <sup>1</sup> | HYBRID CIRCUIT | | 89536 | | REF | | | | | | | A5<br>C1 | HYBRID CIRCUIT | 582247 | | | REF | | | | | | | C2 | CAP, CER, 0.01 uF +/-20%, 100V<br>CAP, TA, 10 uF +/-20%, 20V | 407361<br>193623 | | | 1<br>4 | | | | | | | C3 | CAP, TA, 10 uF +/-20%, 20V | 193623 | 56289 | 196D106X0020KA1 | PEF | | | | | | | C4 | CAP, CER, 47 pF +/-2%, 100V | 512368 | | 512368 | 2 | | | | | | | C5<br>C6-C21 | CAP, CER, 47 pF +/-2%, 100V<br>CAP, CER, 0.22 uF +/-20%, 50V | 512368 | 89536 | 512368 | REF | | | | | | | C22 | CAP, TA, 10 uF +/-20%, 50V | 519157 | | | 16 | | | | | | | 022 | | 193623 | 56289 | 196D106X0020KA1 | PEF | | | | | | | C23<br>CR1-CR5 | CAP, TA, 10 uF +/-20%, 20V | 193623 | 56289 | | REF | | i | | | | | CR6 | DIODE, HI-SPEED SWITCHING<br>DIODE, SI, SMALL SIGNAL | 203323 | | 1N4448 | 7 | 2 | ı | | | | | CR7 | DIODE, HI-SPEED SWITCHING | 313247 | | | 1 | 1 | | | | | | CR8 | DIODE, HI-SPEED SWITCHING | 203323<br>203323 | 15818 | 1 N 4 4 4 8<br>1 N 4 4 4 8 | REF | | ı | | | | | J1 | | | | | REF | | - 1 | | | | | J2 | CONNECTOR, 60-PIN<br>CONNECTOR PINS | 602813 | 00779 | _ | 1 | | ı | | | | | Q1 | TRANSISTOR, PNP, HI-SPEED SWITCHING | 267500 | 00779 | | 40 | | İ | | | | | R1 | RES, COMP, 1K +/-5%, 1/8W | 369629<br>643932 | | | 1 | 1 | ĺ | | | | | R2 | RES, COMP, 1K +/-5%, 1/8W | | 01121<br>01121 | BB1025<br>BB1025 | 4<br>REF | | | | | | | R3 | RES, COMP, 120 +/-10%, 1/2W | | | | | | | | | | | R4 | RES, DEP. CAR, 2.2K +/-5%. 1/4W | 108696<br>343400 | | EB1211<br>CR251-4-5P2K2 | 1 | | - [ | | | | | R5 | RES, DEP. CAR, 200 +/-5%, 1/4W | 441451 | 80031 | CR251-4-5P200E | 1<br>2 | | ł | | | | | R6 | RES, DEP. CAR, 2.2K +/-5%, 1/4W RES, DEP. CAR, 200 +/-5%, 1/4W RES, DEP. CAR, 200 +/-5%, 1/4W RES, COMP. 820 +/-5%, 1/4W | 441451 | 80031 | CR251-4-5P200E | REF | | - 1 | | | | | R7 | RES, COMP, 820 +/-5%, 1/8W | 512806 | 01121 | BB8215 | 1 | | - | | | | | R8 | RES, COMP, 3K +/-5%, 1/8W | 271379 | 01121 | BB3025 | 1 | | - | | | | | R9<br>R10 | RES, COMP, 1K +/-5%, 1/8W | 643932 | 01121 | | REF | | - 1 | | | | | R11 | RES, COMP, 330 +/-5%, 1/8W<br>RES, COMP, 10K +/-5%, 1/8W | 643965 | 01121 | BB3315 | 1 | | - 1 | | | | | R12 | RES, COMP, 10K +/-5%, 1/8W | 643940 | 01121 | | 2 | | | | | | | | | 643940 | 01121 | BB1035 | REF | | - | | | | | R13 | RES, COMP, 1K +/-5%, 1/8W | 643932 | 01121 | | REF | | | | | | | R14<br>R15 | RES, DEP. CAR, 220 +/-5%, 1/4W<br>RES, COMP, 36 +/-5%, 1/8W | 342626 | 80031 | | 1 | | | | | | | TP1 | CONNECTOR, TEST POINT | 649855 | 01121 | BB3605 | 1 | | | | | | | U1 <b>⊘</b> | IC, C-MOS, OCTAL BUS TRANSCEIVER | 512889<br>535906 | 00779<br>36665 | 62395-1<br>74C245AC | 1<br>3 | 1 | | | | | | Ü2 <b>⊘</b> | IC, C-MOS, OCTAL LATCH HI-SPEED | E 0 E 2 6 11 | | | | | | | | | | U3Ø | IC, C-MOS, OCTAL BUS TRANSCEIVER | 585364<br>535906 | 36665<br>36665 | 74SC374A<br>74C245AC | 5<br>DEE | 1 | | | | | | U4Ø | IC, C-MOS, OCTAL LATCH HI-SPEED | 585364 | 36665 | 74SC374A | REF<br>REF | | - [ | | | | | U5Ø | IC, C-MOS, OCTAL BUS TRANSCEIVER | 535906 | 36665 | 74C245AC | REF | | | | | | | 06 ⊗ | IC, C-MOS, OCTAL LATCH HI-SPEED | 585364 | 36665 | 74SC374A | REF | | | | | | | U7Ø | IC, TTL, LO-PWR, 3-8 LINE DECODER | 407585 | 01295 | SN74LS138N | 1 | 1 | | | | | | ∪8 <b>⊘</b><br>∪9 <b>⊘</b> | IC, C-MOS, OCTAL LATCH HI-SPEED | 585364 | 36665 | 74SC374A | REF | • | | | | | | U900<br>U10 | IC, C-MOS, OCTAL LATCH HI-SPEED IC, PROTECTOR | | 36665 | 74SC374A | REF | | - 1 | | | | | U12 | IC, TTL, DUAL 4-INPUT NAND LINE DRIVER | -0-1:-1 | 89536<br>01295 | 585992<br>SN74S14ON | 1 | 1 | | | | | | | | 505114 | V 1 L J J | CAT, TO LTO N | 1 | 1 | | | | | | | _ | | | | | | | | | | Table 6-3. A22 Interface PCB Assembly (cont) | REF<br>DES | DESCRIPTION | FLUKE<br>Stock<br>No. | MFG<br>SPLY<br>CODE | MFG PART NO. | TOT<br>QTY | REC<br>QTY | | |------------|----------------------------------------|-----------------------|---------------------|--------------|------------|------------|--| | 774 b | IC, LINEAR, 5-XSTR ARRAY | 248906 | 12040 | LM3046N | 1 | 1 | | | บ14<br>บ15 | IC, TTL, POS NAND GATES, HEX INVERTERS | 393058 | 01295 | SN74LSO4N | 1 | 1 | | | VR1 | IC, LINEAR, LO-VOLT REF (SELECTED) | 452771 | 89536 | 452771 | 1 | 1 | | | W1 | WIRE, JUMPER, 22 AWG | 529701 | 89536 | 529701 | 2 | | | | W3 | WIRE, JUMPER, 22AWG | 529701 | 89536 | 529701 | REF | | | | 3777.4 | SOCKET, IC, 20-PIN | 454421 | 01295 | C932002 | 8 | | | | XU1 | SOCKET, IC, 20-PIN | 454421 | 01295 | | REF | | | | XU2 | SOCKET, IC, 20-PIN | 454421 | 01295 | | REF | | | | XU3<br>XU4 | SOCKET, IC, 20-PIN | 454421 | 01295 | C932002 | REF | | | | XU5 | SOCKET, IC, 20-PIN | 454421 | 01295 | C932002 | REF | | | | XU6 | SOCKET, IC, 20-PIN | 454421 | 01295 | C932002 | REF | | | | XU8 | SOCKET, IC, 20-PIN | 454421 | 01295 | C932002 | REF | | | | XU9 | SOCKET, IC, 20-PIN | 454421 | 01295 | C932002 | REF | | | | XU10 | SOCKET, IC, 18-PIN | 418228 | 91506 | 318AG39D | 1 | | | | XVR1 | INSULATOR | 175125 | 89536 | 175125 | 1 | | | | Z.1 | RESISTOR NETWORK | 583476 | 89536 | 583476 | 2 | 1 | | | Z1<br>Z2 | RESISTOR NETWORK | 583476 | | 583476 | REF | | | Figure 6-3. A22 Interface PCB Assembly Table 6-4. Manual Status and Backdating Information | Ref<br>Or<br>Option | Assembly | Fluke<br>Part | in | * de | Γο a<br>send | dap<br>ding | ot n | nan<br>der | ual<br>(by | to ( | earl | ier i<br>end | rev<br>ing | con<br>wit | figu<br>h c | ırat<br>han | ion<br>ge ı | s po | erfo<br>er o | rm<br>desi | cha<br>red | nge<br>rev | s<br>lett | er | |---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----|------|--------------|-------------|------|------------|------------|------|------|--------------|------------|------------|-------------|-------------|-------------|------|--------------|------------|------------|------------|-----------|----| | No. | Name | No. | _ | Α | В | С | D | Ε | F | G | Н | J | к | L | М | N | Р | | | Π | | | | П | | A21 | Processor PCB Assembly | 642363 | _ | | | | | | | | | | | | | | | | | | | | | | | A22 | Interface PCB Assembly | 642397 | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | * X = The PCB revision levels documented in this manual. ● = These revision letters were never used in the instrument. —= No revision letter on the PCB. | | | | | | | | | | | | | | | | | | | | | | | | # Section 7 Schematic Diagrams #### **TABLE OF CONTENTS** | FIGURE | TITLE | PAGE | |--------|----------------------------|------| | 7-1. | A21 Processor PCB Assembly | 7-2 | | | A22 Interface Assembly | | Figure 7-1. A21 Processor PCB Assembly Figure 7-1. A21 Processor PCB Assembly (cont) 9000A-6802-1672 Figure 7-2. A22 Interface PCB Assembly ### **INDEX** | A-A15, <b>3-2,4-10</b> | <b>RESET</b> , <b>3-2,3,4</b> | |-----------------------------------------|----------------------------------------| | Assembly drawings, 6-4,6,8 | Run UUT, 3-5,4-4,11 | | A, <b>3-2,3,4</b> | $R/\overline{W}$ , <b>3-2,3</b> | | sit assignments - control lines, 3-4 | Schematics, <b>7-3,5</b> | | sit assignments - status lines, 3-1 | Self test, | | Control lines, <b>3-2,3,4</b> | Description, 5-1 | | 00-D7, <b>3-2,4-10</b> | Failure code 00, <b>5-2,7</b> | | Detection circuits, 4-4,7,9 | Failure code 01, <b>5-2,8</b> | | Disassembly of pod, 5-12 | Failure code 02, <b>5-2,9</b> | | Dynamic RAM, 4-1 | Failure code 03, <b>5-2,9</b> | | E, <b>3-2,5</b> | Operation, <b>5-2</b> | | Emulation (run UUT), <b>3-5, 4-4,11</b> | Self test socket, 5-1 | | Enableable lines (HALT, MR), 3-5,4-4,11 | Troubleshooting, 5-7,8,9 | | Forcing lines, <b>3-2,3,4</b> | Specifications, 1-3 | | EXTAL, <b>3-2,5</b> | Status lines, 3-1,3 | | HALT, <b>3-1,2,3,4,5</b> | Testing the pod, <b>5-1,2,5,7,8,9</b> | | Handshaking, 4-5,8 | Theory of operation, | | nternal RAM, 3-5 | Detailed block diagram, 4-7 | | nterrupt lines, 3-2,4 | General block diagram, 4-3 | | RQ, <b>3-2,3,5</b> | Interface section - general, 4-1,8 | | MAINSTAT, <b>4-5,8</b> | Interface section - address lines, 4-9 | | Memory map (address space), 3-4 | Interface section - data lines, 4-9 | | Microprocessor, | Processor section, 4-1,5 | | Address space, 3-4 | Timing diagram, 4-10 | | Crystal oscillator, <b>3-2,5</b> | Timing section, 4-4,11 | | E (clock output), 3-4 | Troubleshooter setup, 3-5 | | Forcing lines, 3-2,3,4 | Troubleshooting, | | Internal RAM, 3-2,5 | Defective pod, <b>5-5,6</b> | | Signal descriptions, 3-2 | Inoperative pod, 5-5,9 | | TTL input oscillator, 3-5 | Modified test socket, 5-5 | | VCC standby, 3-5 | UUT, | | MR, <b>3-2,3,4,5</b> | Cable, <b>1-1,2-1,3</b> | | <u>√MÏ</u> , <b>3-2,3,5</b> | Definition of, 1-1 | | Oscillator, <b>3-6</b> | Marginal UUT, 3-6 | | Parts list of pod, 5-1 | Oscillator, 3-6 | | PODSTAT, <b>4-5,8</b> | Power supply sensing, 3-6,4-4 | | Power sequencing, 2-2 | UUT operating speed, 3-6 | | Protection circuits, 4-4,7,9 | UUT noise, 3-6 | | RE, <b>3-2,3,5</b> | VCC standby, 3-2,5 | | Repair precautions, 5-2 | VMA, <b>3-2,3</b> | | Required test equipment 5-3 | XTAL. <b>3-2.5</b> |